xref: /OK3568_Linux_fs/kernel/drivers/clk/mediatek/clk-mt7629-hif.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2018 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: Wenzhen Yu <Wenzhen Yu@mediatek.com>
5*4882a593Smuzhiyun  *	   Ryder Lee <ryder.lee@mediatek.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/of_address.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "clk-mtk.h"
15*4882a593Smuzhiyun #include "clk-gate.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <dt-bindings/clock/mt7629-clk.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define GATE_PCIE(_id, _name, _parent, _shift) {	\
20*4882a593Smuzhiyun 		.id = _id,				\
21*4882a593Smuzhiyun 		.name = _name,				\
22*4882a593Smuzhiyun 		.parent_name = _parent,			\
23*4882a593Smuzhiyun 		.regs = &pcie_cg_regs,			\
24*4882a593Smuzhiyun 		.shift = _shift,			\
25*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_no_setclr_inv,	\
26*4882a593Smuzhiyun 	}
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define GATE_SSUSB(_id, _name, _parent, _shift) {	\
29*4882a593Smuzhiyun 		.id = _id,				\
30*4882a593Smuzhiyun 		.name = _name,				\
31*4882a593Smuzhiyun 		.parent_name = _parent,			\
32*4882a593Smuzhiyun 		.regs = &ssusb_cg_regs,			\
33*4882a593Smuzhiyun 		.shift = _shift,			\
34*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_no_setclr_inv,	\
35*4882a593Smuzhiyun 	}
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static const struct mtk_gate_regs pcie_cg_regs = {
38*4882a593Smuzhiyun 	.set_ofs = 0x30,
39*4882a593Smuzhiyun 	.clr_ofs = 0x30,
40*4882a593Smuzhiyun 	.sta_ofs = 0x30,
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun static const struct mtk_gate_regs ssusb_cg_regs = {
44*4882a593Smuzhiyun 	.set_ofs = 0x30,
45*4882a593Smuzhiyun 	.clr_ofs = 0x30,
46*4882a593Smuzhiyun 	.sta_ofs = 0x30,
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun static const struct mtk_gate ssusb_clks[] = {
50*4882a593Smuzhiyun 	GATE_SSUSB(CLK_SSUSB_U2_PHY_1P_EN, "ssusb_u2_phy_1p",
51*4882a593Smuzhiyun 		   "to_u2_phy_1p", 0),
52*4882a593Smuzhiyun 	GATE_SSUSB(CLK_SSUSB_U2_PHY_EN, "ssusb_u2_phy_en", "to_u2_phy", 1),
53*4882a593Smuzhiyun 	GATE_SSUSB(CLK_SSUSB_REF_EN, "ssusb_ref_en", "to_usb3_ref", 5),
54*4882a593Smuzhiyun 	GATE_SSUSB(CLK_SSUSB_SYS_EN, "ssusb_sys_en", "to_usb3_sys", 6),
55*4882a593Smuzhiyun 	GATE_SSUSB(CLK_SSUSB_MCU_EN, "ssusb_mcu_en", "to_usb3_mcu", 7),
56*4882a593Smuzhiyun 	GATE_SSUSB(CLK_SSUSB_DMA_EN, "ssusb_dma_en", "to_usb3_dma", 8),
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static const struct mtk_gate pcie_clks[] = {
60*4882a593Smuzhiyun 	GATE_PCIE(CLK_PCIE_P1_AUX_EN, "pcie_p1_aux_en", "p1_1mhz", 12),
61*4882a593Smuzhiyun 	GATE_PCIE(CLK_PCIE_P1_OBFF_EN, "pcie_p1_obff_en", "free_run_4mhz", 13),
62*4882a593Smuzhiyun 	GATE_PCIE(CLK_PCIE_P1_AHB_EN, "pcie_p1_ahb_en", "from_top_ahb", 14),
63*4882a593Smuzhiyun 	GATE_PCIE(CLK_PCIE_P1_AXI_EN, "pcie_p1_axi_en", "from_top_axi", 15),
64*4882a593Smuzhiyun 	GATE_PCIE(CLK_PCIE_P1_MAC_EN, "pcie_p1_mac_en", "pcie1_mac_en", 16),
65*4882a593Smuzhiyun 	GATE_PCIE(CLK_PCIE_P1_PIPE_EN, "pcie_p1_pipe_en", "pcie1_pipe_en", 17),
66*4882a593Smuzhiyun 	GATE_PCIE(CLK_PCIE_P0_AUX_EN, "pcie_p0_aux_en", "p0_1mhz", 18),
67*4882a593Smuzhiyun 	GATE_PCIE(CLK_PCIE_P0_OBFF_EN, "pcie_p0_obff_en", "free_run_4mhz", 19),
68*4882a593Smuzhiyun 	GATE_PCIE(CLK_PCIE_P0_AHB_EN, "pcie_p0_ahb_en", "from_top_ahb", 20),
69*4882a593Smuzhiyun 	GATE_PCIE(CLK_PCIE_P0_AXI_EN, "pcie_p0_axi_en", "from_top_axi", 21),
70*4882a593Smuzhiyun 	GATE_PCIE(CLK_PCIE_P0_MAC_EN, "pcie_p0_mac_en", "pcie0_mac_en", 22),
71*4882a593Smuzhiyun 	GATE_PCIE(CLK_PCIE_P0_PIPE_EN, "pcie_p0_pipe_en", "pcie0_pipe_en", 23),
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
clk_mt7629_ssusbsys_init(struct platform_device * pdev)74*4882a593Smuzhiyun static int clk_mt7629_ssusbsys_init(struct platform_device *pdev)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
77*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
78*4882a593Smuzhiyun 	int r;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_SSUSB_NR_CLK);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	mtk_clk_register_gates(node, ssusb_clks, ARRAY_SIZE(ssusb_clks),
83*4882a593Smuzhiyun 			       clk_data);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
86*4882a593Smuzhiyun 	if (r)
87*4882a593Smuzhiyun 		dev_err(&pdev->dev,
88*4882a593Smuzhiyun 			"could not register clock provider: %s: %d\n",
89*4882a593Smuzhiyun 			pdev->name, r);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	mtk_register_reset_controller(node, 1, 0x34);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	return r;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
clk_mt7629_pciesys_init(struct platform_device * pdev)96*4882a593Smuzhiyun static int clk_mt7629_pciesys_init(struct platform_device *pdev)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
99*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
100*4882a593Smuzhiyun 	int r;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_PCIE_NR_CLK);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	mtk_clk_register_gates(node, pcie_clks, ARRAY_SIZE(pcie_clks),
105*4882a593Smuzhiyun 			       clk_data);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
108*4882a593Smuzhiyun 	if (r)
109*4882a593Smuzhiyun 		dev_err(&pdev->dev,
110*4882a593Smuzhiyun 			"could not register clock provider: %s: %d\n",
111*4882a593Smuzhiyun 			pdev->name, r);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	mtk_register_reset_controller(node, 1, 0x34);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	return r;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun static const struct of_device_id of_match_clk_mt7629_hif[] = {
119*4882a593Smuzhiyun 	{
120*4882a593Smuzhiyun 		.compatible = "mediatek,mt7629-pciesys",
121*4882a593Smuzhiyun 		.data = clk_mt7629_pciesys_init,
122*4882a593Smuzhiyun 	}, {
123*4882a593Smuzhiyun 		.compatible = "mediatek,mt7629-ssusbsys",
124*4882a593Smuzhiyun 		.data = clk_mt7629_ssusbsys_init,
125*4882a593Smuzhiyun 	}, {
126*4882a593Smuzhiyun 		/* sentinel */
127*4882a593Smuzhiyun 	}
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun 
clk_mt7629_hif_probe(struct platform_device * pdev)130*4882a593Smuzhiyun static int clk_mt7629_hif_probe(struct platform_device *pdev)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	int (*clk_init)(struct platform_device *);
133*4882a593Smuzhiyun 	int r;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	clk_init = of_device_get_match_data(&pdev->dev);
136*4882a593Smuzhiyun 	if (!clk_init)
137*4882a593Smuzhiyun 		return -EINVAL;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	r = clk_init(pdev);
140*4882a593Smuzhiyun 	if (r)
141*4882a593Smuzhiyun 		dev_err(&pdev->dev,
142*4882a593Smuzhiyun 			"could not register clock provider: %s: %d\n",
143*4882a593Smuzhiyun 			pdev->name, r);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	return r;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun static struct platform_driver clk_mt7629_hif_drv = {
149*4882a593Smuzhiyun 	.probe = clk_mt7629_hif_probe,
150*4882a593Smuzhiyun 	.driver = {
151*4882a593Smuzhiyun 		.name = "clk-mt7629-hif",
152*4882a593Smuzhiyun 		.of_match_table = of_match_clk_mt7629_hif,
153*4882a593Smuzhiyun 	},
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun builtin_platform_driver(clk_mt7629_hif_drv);
157