1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2018 MediaTek Inc.
4*4882a593Smuzhiyun * Author: Wenzhen Yu <Wenzhen Yu@mediatek.com>
5*4882a593Smuzhiyun * Ryder Lee <ryder.lee@mediatek.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/of_address.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "clk-mtk.h"
15*4882a593Smuzhiyun #include "clk-gate.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <dt-bindings/clock/mt7629-clk.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define GATE_ETH(_id, _name, _parent, _shift) { \
20*4882a593Smuzhiyun .id = _id, \
21*4882a593Smuzhiyun .name = _name, \
22*4882a593Smuzhiyun .parent_name = _parent, \
23*4882a593Smuzhiyun .regs = ð_cg_regs, \
24*4882a593Smuzhiyun .shift = _shift, \
25*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_no_setclr_inv, \
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static const struct mtk_gate_regs eth_cg_regs = {
29*4882a593Smuzhiyun .set_ofs = 0x30,
30*4882a593Smuzhiyun .clr_ofs = 0x30,
31*4882a593Smuzhiyun .sta_ofs = 0x30,
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun static const struct mtk_gate eth_clks[] = {
35*4882a593Smuzhiyun GATE_ETH(CLK_ETH_FE_EN, "eth_fe_en", "eth2pll", 6),
36*4882a593Smuzhiyun GATE_ETH(CLK_ETH_GP2_EN, "eth_gp2_en", "txclk_src_pre", 7),
37*4882a593Smuzhiyun GATE_ETH(CLK_ETH_GP1_EN, "eth_gp1_en", "txclk_src_pre", 8),
38*4882a593Smuzhiyun GATE_ETH(CLK_ETH_GP0_EN, "eth_gp0_en", "txclk_src_pre", 9),
39*4882a593Smuzhiyun GATE_ETH(CLK_ETH_ESW_EN, "eth_esw_en", "eth_500m", 16),
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static const struct mtk_gate_regs sgmii_cg_regs = {
43*4882a593Smuzhiyun .set_ofs = 0xE4,
44*4882a593Smuzhiyun .clr_ofs = 0xE4,
45*4882a593Smuzhiyun .sta_ofs = 0xE4,
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define GATE_SGMII(_id, _name, _parent, _shift) { \
49*4882a593Smuzhiyun .id = _id, \
50*4882a593Smuzhiyun .name = _name, \
51*4882a593Smuzhiyun .parent_name = _parent, \
52*4882a593Smuzhiyun .regs = &sgmii_cg_regs, \
53*4882a593Smuzhiyun .shift = _shift, \
54*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_no_setclr_inv, \
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static const struct mtk_gate sgmii_clks[2][4] = {
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun GATE_SGMII(CLK_SGMII_TX_EN, "sgmii_tx_en",
60*4882a593Smuzhiyun "ssusb_tx250m", 2),
61*4882a593Smuzhiyun GATE_SGMII(CLK_SGMII_RX_EN, "sgmii_rx_en",
62*4882a593Smuzhiyun "ssusb_eq_rx250m", 3),
63*4882a593Smuzhiyun GATE_SGMII(CLK_SGMII_CDR_REF, "sgmii_cdr_ref",
64*4882a593Smuzhiyun "ssusb_cdr_ref", 4),
65*4882a593Smuzhiyun GATE_SGMII(CLK_SGMII_CDR_FB, "sgmii_cdr_fb",
66*4882a593Smuzhiyun "ssusb_cdr_fb", 5),
67*4882a593Smuzhiyun }, {
68*4882a593Smuzhiyun GATE_SGMII(CLK_SGMII_TX_EN, "sgmii_tx_en1",
69*4882a593Smuzhiyun "ssusb_tx250m", 2),
70*4882a593Smuzhiyun GATE_SGMII(CLK_SGMII_RX_EN, "sgmii_rx_en1",
71*4882a593Smuzhiyun "ssusb_eq_rx250m", 3),
72*4882a593Smuzhiyun GATE_SGMII(CLK_SGMII_CDR_REF, "sgmii_cdr_ref1",
73*4882a593Smuzhiyun "ssusb_cdr_ref", 4),
74*4882a593Smuzhiyun GATE_SGMII(CLK_SGMII_CDR_FB, "sgmii_cdr_fb1",
75*4882a593Smuzhiyun "ssusb_cdr_fb", 5),
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
clk_mt7629_ethsys_init(struct platform_device * pdev)79*4882a593Smuzhiyun static int clk_mt7629_ethsys_init(struct platform_device *pdev)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
82*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
83*4882a593Smuzhiyun int r;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_ETH_NR_CLK);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun mtk_clk_register_gates(node, eth_clks, CLK_ETH_NR_CLK, clk_data);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
90*4882a593Smuzhiyun if (r)
91*4882a593Smuzhiyun dev_err(&pdev->dev,
92*4882a593Smuzhiyun "could not register clock provider: %s: %d\n",
93*4882a593Smuzhiyun pdev->name, r);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun mtk_register_reset_controller(node, 1, 0x34);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun return r;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
clk_mt7629_sgmiisys_init(struct platform_device * pdev)100*4882a593Smuzhiyun static int clk_mt7629_sgmiisys_init(struct platform_device *pdev)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
103*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
104*4882a593Smuzhiyun static int id;
105*4882a593Smuzhiyun int r;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_SGMII_NR_CLK);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun mtk_clk_register_gates(node, sgmii_clks[id++], CLK_SGMII_NR_CLK,
110*4882a593Smuzhiyun clk_data);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
113*4882a593Smuzhiyun if (r)
114*4882a593Smuzhiyun dev_err(&pdev->dev,
115*4882a593Smuzhiyun "could not register clock provider: %s: %d\n",
116*4882a593Smuzhiyun pdev->name, r);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun return r;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun static const struct of_device_id of_match_clk_mt7629_eth[] = {
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun .compatible = "mediatek,mt7629-ethsys",
124*4882a593Smuzhiyun .data = clk_mt7629_ethsys_init,
125*4882a593Smuzhiyun }, {
126*4882a593Smuzhiyun .compatible = "mediatek,mt7629-sgmiisys",
127*4882a593Smuzhiyun .data = clk_mt7629_sgmiisys_init,
128*4882a593Smuzhiyun }, {
129*4882a593Smuzhiyun /* sentinel */
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
clk_mt7629_eth_probe(struct platform_device * pdev)133*4882a593Smuzhiyun static int clk_mt7629_eth_probe(struct platform_device *pdev)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun int (*clk_init)(struct platform_device *);
136*4882a593Smuzhiyun int r;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun clk_init = of_device_get_match_data(&pdev->dev);
139*4882a593Smuzhiyun if (!clk_init)
140*4882a593Smuzhiyun return -EINVAL;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun r = clk_init(pdev);
143*4882a593Smuzhiyun if (r)
144*4882a593Smuzhiyun dev_err(&pdev->dev,
145*4882a593Smuzhiyun "could not register clock provider: %s: %d\n",
146*4882a593Smuzhiyun pdev->name, r);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun return r;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun static struct platform_driver clk_mt7629_eth_drv = {
152*4882a593Smuzhiyun .probe = clk_mt7629_eth_probe,
153*4882a593Smuzhiyun .driver = {
154*4882a593Smuzhiyun .name = "clk-mt7629-eth",
155*4882a593Smuzhiyun .of_match_table = of_match_clk_mt7629_eth,
156*4882a593Smuzhiyun },
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun builtin_platform_driver(clk_mt7629_eth_drv);
160