xref: /OK3568_Linux_fs/kernel/drivers/clk/mediatek/clk-mt7622-eth.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2017 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: Chen Zhong <chen.zhong@mediatek.com>
5*4882a593Smuzhiyun  *	   Sean Wang <sean.wang@mediatek.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/of_address.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "clk-mtk.h"
15*4882a593Smuzhiyun #include "clk-gate.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <dt-bindings/clock/mt7622-clk.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define GATE_ETH(_id, _name, _parent, _shift) {	\
20*4882a593Smuzhiyun 		.id = _id,				\
21*4882a593Smuzhiyun 		.name = _name,				\
22*4882a593Smuzhiyun 		.parent_name = _parent,			\
23*4882a593Smuzhiyun 		.regs = &eth_cg_regs,			\
24*4882a593Smuzhiyun 		.shift = _shift,			\
25*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_no_setclr_inv,	\
26*4882a593Smuzhiyun 	}
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun static const struct mtk_gate_regs eth_cg_regs = {
29*4882a593Smuzhiyun 	.set_ofs = 0x30,
30*4882a593Smuzhiyun 	.clr_ofs = 0x30,
31*4882a593Smuzhiyun 	.sta_ofs = 0x30,
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static const struct mtk_gate eth_clks[] = {
35*4882a593Smuzhiyun 	GATE_ETH(CLK_ETH_HSDMA_EN, "eth_hsdma_en", "eth_sel", 5),
36*4882a593Smuzhiyun 	GATE_ETH(CLK_ETH_ESW_EN, "eth_esw_en", "eth_500m", 6),
37*4882a593Smuzhiyun 	GATE_ETH(CLK_ETH_GP2_EN, "eth_gp2_en", "txclk_src_pre", 7),
38*4882a593Smuzhiyun 	GATE_ETH(CLK_ETH_GP1_EN, "eth_gp1_en", "txclk_src_pre", 8),
39*4882a593Smuzhiyun 	GATE_ETH(CLK_ETH_GP0_EN, "eth_gp0_en", "txclk_src_pre", 9),
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun static const struct mtk_gate_regs sgmii_cg_regs = {
43*4882a593Smuzhiyun 	.set_ofs = 0xE4,
44*4882a593Smuzhiyun 	.clr_ofs = 0xE4,
45*4882a593Smuzhiyun 	.sta_ofs = 0xE4,
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define GATE_SGMII(_id, _name, _parent, _shift) {	\
49*4882a593Smuzhiyun 		.id = _id,				\
50*4882a593Smuzhiyun 		.name = _name,				\
51*4882a593Smuzhiyun 		.parent_name = _parent,			\
52*4882a593Smuzhiyun 		.regs = &sgmii_cg_regs,			\
53*4882a593Smuzhiyun 		.shift = _shift,			\
54*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_no_setclr_inv,	\
55*4882a593Smuzhiyun 	}
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static const struct mtk_gate sgmii_clks[] = {
58*4882a593Smuzhiyun 	GATE_SGMII(CLK_SGMII_TX250M_EN, "sgmii_tx250m_en",
59*4882a593Smuzhiyun 		   "ssusb_tx250m", 2),
60*4882a593Smuzhiyun 	GATE_SGMII(CLK_SGMII_RX250M_EN, "sgmii_rx250m_en",
61*4882a593Smuzhiyun 		   "ssusb_eq_rx250m", 3),
62*4882a593Smuzhiyun 	GATE_SGMII(CLK_SGMII_CDR_REF, "sgmii_cdr_ref",
63*4882a593Smuzhiyun 		   "ssusb_cdr_ref", 4),
64*4882a593Smuzhiyun 	GATE_SGMII(CLK_SGMII_CDR_FB, "sgmii_cdr_fb",
65*4882a593Smuzhiyun 		   "ssusb_cdr_fb", 5),
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
clk_mt7622_ethsys_init(struct platform_device * pdev)68*4882a593Smuzhiyun static int clk_mt7622_ethsys_init(struct platform_device *pdev)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
71*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
72*4882a593Smuzhiyun 	int r;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_ETH_NR_CLK);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	mtk_clk_register_gates(node, eth_clks, ARRAY_SIZE(eth_clks),
77*4882a593Smuzhiyun 			       clk_data);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
80*4882a593Smuzhiyun 	if (r)
81*4882a593Smuzhiyun 		dev_err(&pdev->dev,
82*4882a593Smuzhiyun 			"could not register clock provider: %s: %d\n",
83*4882a593Smuzhiyun 			pdev->name, r);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	mtk_register_reset_controller(node, 1, 0x34);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	return r;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
clk_mt7622_sgmiisys_init(struct platform_device * pdev)90*4882a593Smuzhiyun static int clk_mt7622_sgmiisys_init(struct platform_device *pdev)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
93*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
94*4882a593Smuzhiyun 	int r;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_SGMII_NR_CLK);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	mtk_clk_register_gates(node, sgmii_clks, ARRAY_SIZE(sgmii_clks),
99*4882a593Smuzhiyun 			       clk_data);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
102*4882a593Smuzhiyun 	if (r)
103*4882a593Smuzhiyun 		dev_err(&pdev->dev,
104*4882a593Smuzhiyun 			"could not register clock provider: %s: %d\n",
105*4882a593Smuzhiyun 			pdev->name, r);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	return r;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun static const struct of_device_id of_match_clk_mt7622_eth[] = {
111*4882a593Smuzhiyun 	{
112*4882a593Smuzhiyun 		.compatible = "mediatek,mt7622-ethsys",
113*4882a593Smuzhiyun 		.data = clk_mt7622_ethsys_init,
114*4882a593Smuzhiyun 	}, {
115*4882a593Smuzhiyun 		.compatible = "mediatek,mt7622-sgmiisys",
116*4882a593Smuzhiyun 		.data = clk_mt7622_sgmiisys_init,
117*4882a593Smuzhiyun 	}, {
118*4882a593Smuzhiyun 		/* sentinel */
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
clk_mt7622_eth_probe(struct platform_device * pdev)122*4882a593Smuzhiyun static int clk_mt7622_eth_probe(struct platform_device *pdev)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	int (*clk_init)(struct platform_device *);
125*4882a593Smuzhiyun 	int r;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	clk_init = of_device_get_match_data(&pdev->dev);
128*4882a593Smuzhiyun 	if (!clk_init)
129*4882a593Smuzhiyun 		return -EINVAL;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	r = clk_init(pdev);
132*4882a593Smuzhiyun 	if (r)
133*4882a593Smuzhiyun 		dev_err(&pdev->dev,
134*4882a593Smuzhiyun 			"could not register clock provider: %s: %d\n",
135*4882a593Smuzhiyun 			pdev->name, r);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	return r;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static struct platform_driver clk_mt7622_eth_drv = {
141*4882a593Smuzhiyun 	.probe = clk_mt7622_eth_probe,
142*4882a593Smuzhiyun 	.driver = {
143*4882a593Smuzhiyun 		.name = "clk-mt7622-eth",
144*4882a593Smuzhiyun 		.of_match_table = of_match_clk_mt7622_eth,
145*4882a593Smuzhiyun 	},
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun builtin_platform_driver(clk_mt7622_eth_drv);
149