1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2017 MediaTek Inc.
4*4882a593Smuzhiyun * Author: Chen Zhong <chen.zhong@mediatek.com>
5*4882a593Smuzhiyun * Sean Wang <sean.wang@mediatek.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/of_address.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "clk-mtk.h"
15*4882a593Smuzhiyun #include "clk-gate.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <dt-bindings/clock/mt7622-clk.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define GATE_AUDIO0(_id, _name, _parent, _shift) { \
20*4882a593Smuzhiyun .id = _id, \
21*4882a593Smuzhiyun .name = _name, \
22*4882a593Smuzhiyun .parent_name = _parent, \
23*4882a593Smuzhiyun .regs = &audio0_cg_regs, \
24*4882a593Smuzhiyun .shift = _shift, \
25*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_no_setclr, \
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define GATE_AUDIO1(_id, _name, _parent, _shift) { \
29*4882a593Smuzhiyun .id = _id, \
30*4882a593Smuzhiyun .name = _name, \
31*4882a593Smuzhiyun .parent_name = _parent, \
32*4882a593Smuzhiyun .regs = &audio1_cg_regs, \
33*4882a593Smuzhiyun .shift = _shift, \
34*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_no_setclr, \
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define GATE_AUDIO2(_id, _name, _parent, _shift) { \
38*4882a593Smuzhiyun .id = _id, \
39*4882a593Smuzhiyun .name = _name, \
40*4882a593Smuzhiyun .parent_name = _parent, \
41*4882a593Smuzhiyun .regs = &audio2_cg_regs, \
42*4882a593Smuzhiyun .shift = _shift, \
43*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_no_setclr, \
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define GATE_AUDIO3(_id, _name, _parent, _shift) { \
47*4882a593Smuzhiyun .id = _id, \
48*4882a593Smuzhiyun .name = _name, \
49*4882a593Smuzhiyun .parent_name = _parent, \
50*4882a593Smuzhiyun .regs = &audio3_cg_regs, \
51*4882a593Smuzhiyun .shift = _shift, \
52*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_no_setclr, \
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static const struct mtk_gate_regs audio0_cg_regs = {
56*4882a593Smuzhiyun .set_ofs = 0x0,
57*4882a593Smuzhiyun .clr_ofs = 0x0,
58*4882a593Smuzhiyun .sta_ofs = 0x0,
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static const struct mtk_gate_regs audio1_cg_regs = {
62*4882a593Smuzhiyun .set_ofs = 0x10,
63*4882a593Smuzhiyun .clr_ofs = 0x10,
64*4882a593Smuzhiyun .sta_ofs = 0x10,
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun static const struct mtk_gate_regs audio2_cg_regs = {
68*4882a593Smuzhiyun .set_ofs = 0x14,
69*4882a593Smuzhiyun .clr_ofs = 0x14,
70*4882a593Smuzhiyun .sta_ofs = 0x14,
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static const struct mtk_gate_regs audio3_cg_regs = {
74*4882a593Smuzhiyun .set_ofs = 0x634,
75*4882a593Smuzhiyun .clr_ofs = 0x634,
76*4882a593Smuzhiyun .sta_ofs = 0x634,
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun static const struct mtk_gate audio_clks[] = {
80*4882a593Smuzhiyun /* AUDIO0 */
81*4882a593Smuzhiyun GATE_AUDIO0(CLK_AUDIO_AFE, "audio_afe", "rtc", 2),
82*4882a593Smuzhiyun GATE_AUDIO0(CLK_AUDIO_HDMI, "audio_hdmi", "apll1_ck_sel", 20),
83*4882a593Smuzhiyun GATE_AUDIO0(CLK_AUDIO_SPDF, "audio_spdf", "apll1_ck_sel", 21),
84*4882a593Smuzhiyun GATE_AUDIO0(CLK_AUDIO_APLL, "audio_apll", "apll1_ck_sel", 23),
85*4882a593Smuzhiyun /* AUDIO1 */
86*4882a593Smuzhiyun GATE_AUDIO1(CLK_AUDIO_I2SIN1, "audio_i2sin1", "a1sys_hp_sel", 0),
87*4882a593Smuzhiyun GATE_AUDIO1(CLK_AUDIO_I2SIN2, "audio_i2sin2", "a1sys_hp_sel", 1),
88*4882a593Smuzhiyun GATE_AUDIO1(CLK_AUDIO_I2SIN3, "audio_i2sin3", "a1sys_hp_sel", 2),
89*4882a593Smuzhiyun GATE_AUDIO1(CLK_AUDIO_I2SIN4, "audio_i2sin4", "a1sys_hp_sel", 3),
90*4882a593Smuzhiyun GATE_AUDIO1(CLK_AUDIO_I2SO1, "audio_i2so1", "a1sys_hp_sel", 6),
91*4882a593Smuzhiyun GATE_AUDIO1(CLK_AUDIO_I2SO2, "audio_i2so2", "a1sys_hp_sel", 7),
92*4882a593Smuzhiyun GATE_AUDIO1(CLK_AUDIO_I2SO3, "audio_i2so3", "a1sys_hp_sel", 8),
93*4882a593Smuzhiyun GATE_AUDIO1(CLK_AUDIO_I2SO4, "audio_i2so4", "a1sys_hp_sel", 9),
94*4882a593Smuzhiyun GATE_AUDIO1(CLK_AUDIO_ASRCI1, "audio_asrci1", "asm_h_sel", 12),
95*4882a593Smuzhiyun GATE_AUDIO1(CLK_AUDIO_ASRCI2, "audio_asrci2", "asm_h_sel", 13),
96*4882a593Smuzhiyun GATE_AUDIO1(CLK_AUDIO_ASRCO1, "audio_asrco1", "asm_h_sel", 14),
97*4882a593Smuzhiyun GATE_AUDIO1(CLK_AUDIO_ASRCO2, "audio_asrco2", "asm_h_sel", 15),
98*4882a593Smuzhiyun GATE_AUDIO1(CLK_AUDIO_INTDIR, "audio_intdir", "intdir_sel", 20),
99*4882a593Smuzhiyun GATE_AUDIO1(CLK_AUDIO_A1SYS, "audio_a1sys", "a1sys_hp_sel", 21),
100*4882a593Smuzhiyun GATE_AUDIO1(CLK_AUDIO_A2SYS, "audio_a2sys", "a2sys_hp_sel", 22),
101*4882a593Smuzhiyun GATE_AUDIO1(CLK_AUDIO_AFE_CONN, "audio_afe_conn", "a1sys_hp_sel", 23),
102*4882a593Smuzhiyun /* AUDIO2 */
103*4882a593Smuzhiyun GATE_AUDIO2(CLK_AUDIO_UL1, "audio_ul1", "a1sys_hp_sel", 0),
104*4882a593Smuzhiyun GATE_AUDIO2(CLK_AUDIO_UL2, "audio_ul2", "a1sys_hp_sel", 1),
105*4882a593Smuzhiyun GATE_AUDIO2(CLK_AUDIO_UL3, "audio_ul3", "a1sys_hp_sel", 2),
106*4882a593Smuzhiyun GATE_AUDIO2(CLK_AUDIO_UL4, "audio_ul4", "a1sys_hp_sel", 3),
107*4882a593Smuzhiyun GATE_AUDIO2(CLK_AUDIO_UL5, "audio_ul5", "a1sys_hp_sel", 4),
108*4882a593Smuzhiyun GATE_AUDIO2(CLK_AUDIO_UL6, "audio_ul6", "a1sys_hp_sel", 5),
109*4882a593Smuzhiyun GATE_AUDIO2(CLK_AUDIO_DL1, "audio_dl1", "a1sys_hp_sel", 6),
110*4882a593Smuzhiyun GATE_AUDIO2(CLK_AUDIO_DL2, "audio_dl2", "a1sys_hp_sel", 7),
111*4882a593Smuzhiyun GATE_AUDIO2(CLK_AUDIO_DL3, "audio_dl3", "a1sys_hp_sel", 8),
112*4882a593Smuzhiyun GATE_AUDIO2(CLK_AUDIO_DL4, "audio_dl4", "a1sys_hp_sel", 9),
113*4882a593Smuzhiyun GATE_AUDIO2(CLK_AUDIO_DL5, "audio_dl5", "a1sys_hp_sel", 10),
114*4882a593Smuzhiyun GATE_AUDIO2(CLK_AUDIO_DL6, "audio_dl6", "a1sys_hp_sel", 11),
115*4882a593Smuzhiyun GATE_AUDIO2(CLK_AUDIO_DLMCH, "audio_dlmch", "a1sys_hp_sel", 12),
116*4882a593Smuzhiyun GATE_AUDIO2(CLK_AUDIO_ARB1, "audio_arb1", "a1sys_hp_sel", 13),
117*4882a593Smuzhiyun GATE_AUDIO2(CLK_AUDIO_AWB, "audio_awb", "a1sys_hp_sel", 14),
118*4882a593Smuzhiyun GATE_AUDIO2(CLK_AUDIO_AWB2, "audio_awb2", "a1sys_hp_sel", 15),
119*4882a593Smuzhiyun GATE_AUDIO2(CLK_AUDIO_DAI, "audio_dai", "a1sys_hp_sel", 16),
120*4882a593Smuzhiyun GATE_AUDIO2(CLK_AUDIO_MOD, "audio_mod", "a1sys_hp_sel", 17),
121*4882a593Smuzhiyun /* AUDIO3 */
122*4882a593Smuzhiyun GATE_AUDIO3(CLK_AUDIO_ASRCI3, "audio_asrci3", "asm_h_sel", 2),
123*4882a593Smuzhiyun GATE_AUDIO3(CLK_AUDIO_ASRCI4, "audio_asrci4", "asm_h_sel", 3),
124*4882a593Smuzhiyun GATE_AUDIO3(CLK_AUDIO_ASRCO3, "audio_asrco3", "asm_h_sel", 6),
125*4882a593Smuzhiyun GATE_AUDIO3(CLK_AUDIO_ASRCO4, "audio_asrco4", "asm_h_sel", 7),
126*4882a593Smuzhiyun GATE_AUDIO3(CLK_AUDIO_MEM_ASRC1, "audio_mem_asrc1", "asm_h_sel", 10),
127*4882a593Smuzhiyun GATE_AUDIO3(CLK_AUDIO_MEM_ASRC2, "audio_mem_asrc2", "asm_h_sel", 11),
128*4882a593Smuzhiyun GATE_AUDIO3(CLK_AUDIO_MEM_ASRC3, "audio_mem_asrc3", "asm_h_sel", 12),
129*4882a593Smuzhiyun GATE_AUDIO3(CLK_AUDIO_MEM_ASRC4, "audio_mem_asrc4", "asm_h_sel", 13),
130*4882a593Smuzhiyun GATE_AUDIO3(CLK_AUDIO_MEM_ASRC5, "audio_mem_asrc5", "asm_h_sel", 14),
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
clk_mt7622_audiosys_init(struct platform_device * pdev)133*4882a593Smuzhiyun static int clk_mt7622_audiosys_init(struct platform_device *pdev)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
136*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
137*4882a593Smuzhiyun int r;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_AUDIO_NR_CLK);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun mtk_clk_register_gates(node, audio_clks, ARRAY_SIZE(audio_clks),
142*4882a593Smuzhiyun clk_data);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
145*4882a593Smuzhiyun if (r) {
146*4882a593Smuzhiyun dev_err(&pdev->dev,
147*4882a593Smuzhiyun "could not register clock provider: %s: %d\n",
148*4882a593Smuzhiyun pdev->name, r);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun goto err_clk_provider;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun r = devm_of_platform_populate(&pdev->dev);
154*4882a593Smuzhiyun if (r)
155*4882a593Smuzhiyun goto err_plat_populate;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return 0;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun err_plat_populate:
160*4882a593Smuzhiyun of_clk_del_provider(node);
161*4882a593Smuzhiyun err_clk_provider:
162*4882a593Smuzhiyun return r;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun static const struct of_device_id of_match_clk_mt7622_aud[] = {
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun .compatible = "mediatek,mt7622-audsys",
168*4882a593Smuzhiyun .data = clk_mt7622_audiosys_init,
169*4882a593Smuzhiyun }, {
170*4882a593Smuzhiyun /* sentinel */
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
clk_mt7622_aud_probe(struct platform_device * pdev)174*4882a593Smuzhiyun static int clk_mt7622_aud_probe(struct platform_device *pdev)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun int (*clk_init)(struct platform_device *);
177*4882a593Smuzhiyun int r;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun clk_init = of_device_get_match_data(&pdev->dev);
180*4882a593Smuzhiyun if (!clk_init)
181*4882a593Smuzhiyun return -EINVAL;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun r = clk_init(pdev);
184*4882a593Smuzhiyun if (r)
185*4882a593Smuzhiyun dev_err(&pdev->dev,
186*4882a593Smuzhiyun "could not register clock provider: %s: %d\n",
187*4882a593Smuzhiyun pdev->name, r);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun return r;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun static struct platform_driver clk_mt7622_aud_drv = {
193*4882a593Smuzhiyun .probe = clk_mt7622_aud_probe,
194*4882a593Smuzhiyun .driver = {
195*4882a593Smuzhiyun .name = "clk-mt7622-aud",
196*4882a593Smuzhiyun .of_match_table = of_match_clk_mt7622_aud,
197*4882a593Smuzhiyun },
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun builtin_platform_driver(clk_mt7622_aud_drv);
201