1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2017 MediaTek Inc.
4*4882a593Smuzhiyun * Author: Kevin Chen <kevin-cw.chen@mediatek.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <dt-bindings/clock/mt6797-clk.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "clk-mtk.h"
12*4882a593Smuzhiyun #include "clk-gate.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun static const struct mtk_gate_regs mm0_cg_regs = {
15*4882a593Smuzhiyun .set_ofs = 0x0104,
16*4882a593Smuzhiyun .clr_ofs = 0x0108,
17*4882a593Smuzhiyun .sta_ofs = 0x0100,
18*4882a593Smuzhiyun };
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun static const struct mtk_gate_regs mm1_cg_regs = {
21*4882a593Smuzhiyun .set_ofs = 0x0114,
22*4882a593Smuzhiyun .clr_ofs = 0x0118,
23*4882a593Smuzhiyun .sta_ofs = 0x0110,
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define GATE_MM0(_id, _name, _parent, _shift) { \
27*4882a593Smuzhiyun .id = _id, \
28*4882a593Smuzhiyun .name = _name, \
29*4882a593Smuzhiyun .parent_name = _parent, \
30*4882a593Smuzhiyun .regs = &mm0_cg_regs, \
31*4882a593Smuzhiyun .shift = _shift, \
32*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr, \
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define GATE_MM1(_id, _name, _parent, _shift) { \
36*4882a593Smuzhiyun .id = _id, \
37*4882a593Smuzhiyun .name = _name, \
38*4882a593Smuzhiyun .parent_name = _parent, \
39*4882a593Smuzhiyun .regs = &mm1_cg_regs, \
40*4882a593Smuzhiyun .shift = _shift, \
41*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr, \
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static const struct mtk_gate mm_clks[] = {
45*4882a593Smuzhiyun GATE_MM0(CLK_MM_SMI_COMMON, "mm_smi_common", "mm_sel", 0),
46*4882a593Smuzhiyun GATE_MM0(CLK_MM_SMI_LARB0, "mm_smi_larb0", "mm_sel", 1),
47*4882a593Smuzhiyun GATE_MM0(CLK_MM_SMI_LARB5, "mm_smi_larb5", "mm_sel", 2),
48*4882a593Smuzhiyun GATE_MM0(CLK_MM_CAM_MDP, "mm_cam_mdp", "mm_sel", 3),
49*4882a593Smuzhiyun GATE_MM0(CLK_MM_MDP_RDMA0, "mm_mdp_rdma0", "mm_sel", 4),
50*4882a593Smuzhiyun GATE_MM0(CLK_MM_MDP_RDMA1, "mm_mdp_rdma1", "mm_sel", 5),
51*4882a593Smuzhiyun GATE_MM0(CLK_MM_MDP_RSZ0, "mm_mdp_rsz0", "mm_sel", 6),
52*4882a593Smuzhiyun GATE_MM0(CLK_MM_MDP_RSZ1, "mm_mdp_rsz1", "mm_sel", 7),
53*4882a593Smuzhiyun GATE_MM0(CLK_MM_MDP_RSZ2, "mm_mdp_rsz2", "mm_sel", 8),
54*4882a593Smuzhiyun GATE_MM0(CLK_MM_MDP_TDSHP, "mm_mdp_tdshp", "mm_sel", 9),
55*4882a593Smuzhiyun GATE_MM0(CLK_MM_MDP_COLOR, "mm_mdp_color", "mm_sel", 10),
56*4882a593Smuzhiyun GATE_MM0(CLK_MM_MDP_WDMA, "mm_mdp_wdma", "mm_sel", 11),
57*4882a593Smuzhiyun GATE_MM0(CLK_MM_MDP_WROT0, "mm_mdp_wrot0", "mm_sel", 12),
58*4882a593Smuzhiyun GATE_MM0(CLK_MM_MDP_WROT1, "mm_mdp_wrot1", "mm_sel", 13),
59*4882a593Smuzhiyun GATE_MM0(CLK_MM_FAKE_ENG, "mm_fake_eng", "mm_sel", 14),
60*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_OVL0, "mm_disp_ovl0", "mm_sel", 15),
61*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_OVL1, "mm_disp_ovl1", "mm_sel", 16),
62*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_OVL0_2L, "mm_disp_ovl0_2l", "mm_sel", 17),
63*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_OVL1_2L, "mm_disp_ovl1_2l", "mm_sel", 18),
64*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_RDMA0, "mm_disp_rdma0", "mm_sel", 19),
65*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_RDMA1, "mm_disp_rdma1", "mm_sel", 20),
66*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_WDMA0, "mm_disp_wdma0", "mm_sel", 21),
67*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_WDMA1, "mm_disp_wdma1", "mm_sel", 22),
68*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_COLOR, "mm_disp_color", "mm_sel", 23),
69*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_CCORR, "mm_disp_ccorr", "mm_sel", 24),
70*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_AAL, "mm_disp_aal", "mm_sel", 25),
71*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_GAMMA, "mm_disp_gamma", "mm_sel", 26),
72*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_OD, "mm_disp_od", "mm_sel", 27),
73*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_DITHER, "mm_disp_dither", "mm_sel", 28),
74*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_UFOE, "mm_disp_ufoe", "mm_sel", 29),
75*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_DSC, "mm_disp_dsc", "mm_sel", 30),
76*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_SPLIT, "mm_disp_split", "mm_sel", 31),
77*4882a593Smuzhiyun GATE_MM1(CLK_MM_DSI0_MM_CLOCK, "mm_dsi0_mm_clock", "mm_sel", 0),
78*4882a593Smuzhiyun GATE_MM1(CLK_MM_DSI1_MM_CLOCK, "mm_dsi1_mm_clock", "mm_sel", 2),
79*4882a593Smuzhiyun GATE_MM1(CLK_MM_DPI_MM_CLOCK, "mm_dpi_mm_clock", "mm_sel", 4),
80*4882a593Smuzhiyun GATE_MM1(CLK_MM_DPI_INTERFACE_CLOCK, "mm_dpi_interface_clock",
81*4882a593Smuzhiyun "dpi0_sel", 5),
82*4882a593Smuzhiyun GATE_MM1(CLK_MM_LARB4_AXI_ASIF_MM_CLOCK, "mm_larb4_axi_asif_mm_clock",
83*4882a593Smuzhiyun "mm_sel", 6),
84*4882a593Smuzhiyun GATE_MM1(CLK_MM_LARB4_AXI_ASIF_MJC_CLOCK, "mm_larb4_axi_asif_mjc_clock",
85*4882a593Smuzhiyun "mjc_sel", 7),
86*4882a593Smuzhiyun GATE_MM1(CLK_MM_DISP_OVL0_MOUT_CLOCK, "mm_disp_ovl0_mout_clock",
87*4882a593Smuzhiyun "mm_sel", 8),
88*4882a593Smuzhiyun GATE_MM1(CLK_MM_FAKE_ENG2, "mm_fake_eng2", "mm_sel", 9),
89*4882a593Smuzhiyun GATE_MM1(CLK_MM_DSI0_INTERFACE_CLOCK, "mm_dsi0_interface_clock",
90*4882a593Smuzhiyun "clk26m", 1),
91*4882a593Smuzhiyun GATE_MM1(CLK_MM_DSI1_INTERFACE_CLOCK, "mm_dsi1_interface_clock",
92*4882a593Smuzhiyun "clk26m", 3),
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
clk_mt6797_mm_probe(struct platform_device * pdev)95*4882a593Smuzhiyun static int clk_mt6797_mm_probe(struct platform_device *pdev)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun struct device *dev = &pdev->dev;
98*4882a593Smuzhiyun struct device_node *node = dev->parent->of_node;
99*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
100*4882a593Smuzhiyun int r;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_MM_NR);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun mtk_clk_register_gates(node, mm_clks, ARRAY_SIZE(mm_clks),
105*4882a593Smuzhiyun clk_data);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
108*4882a593Smuzhiyun if (r)
109*4882a593Smuzhiyun dev_err(&pdev->dev,
110*4882a593Smuzhiyun "could not register clock provider: %s: %d\n",
111*4882a593Smuzhiyun pdev->name, r);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun return r;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun static struct platform_driver clk_mt6797_mm_drv = {
117*4882a593Smuzhiyun .probe = clk_mt6797_mm_probe,
118*4882a593Smuzhiyun .driver = {
119*4882a593Smuzhiyun .name = "clk-mt6797-mm",
120*4882a593Smuzhiyun },
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun builtin_platform_driver(clk_mt6797_mm_drv);
124