1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2019 MediaTek Inc.
4*4882a593Smuzhiyun * Author: Wendell Lin <wendell.lin@mediatek.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/of.h>
8*4882a593Smuzhiyun #include <linux/of_address.h>
9*4882a593Smuzhiyun #include <linux/of_device.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "clk-mtk.h"
13*4882a593Smuzhiyun #include "clk-mux.h"
14*4882a593Smuzhiyun #include "clk-gate.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <dt-bindings/clock/mt6779-clk.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun static DEFINE_SPINLOCK(mt6779_clk_lock);
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun static const struct mtk_fixed_clk top_fixed_clks[] = {
21*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_CLK26M, "f_f26m_ck", "clk26m", 26000000),
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun static const struct mtk_fixed_factor top_divs[] = {
25*4882a593Smuzhiyun FACTOR(CLK_TOP_CLK13M, "clk13m", "clk26m", 1, 2),
26*4882a593Smuzhiyun FACTOR(CLK_TOP_F26M_CK_D2, "csw_f26m_ck_d2", "clk26m", 1, 2),
27*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_CK, "mainpll_ck", "mainpll", 1, 1),
28*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D2, "mainpll_d2", "mainpll_ck", 1, 2),
29*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D2_D2, "mainpll_d2_d2", "mainpll_d2", 1, 2),
30*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D2_D4, "mainpll_d2_d4", "mainpll_d2", 1, 4),
31*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D2_D8, "mainpll_d2_d8", "mainpll_d2", 1, 8),
32*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D2_D16, "mainpll_d2_d16", "mainpll_d2", 1, 16),
33*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D3, "mainpll_d3", "mainpll", 1, 3),
34*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D3_D2, "mainpll_d3_d2", "mainpll_d3", 1, 2),
35*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D3_D4, "mainpll_d3_d4", "mainpll_d3", 1, 4),
36*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D3_D8, "mainpll_d3_d8", "mainpll_d3", 1, 8),
37*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D5, "mainpll_d5", "mainpll", 1, 5),
38*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D5_D2, "mainpll_d5_d2", "mainpll_d5", 1, 2),
39*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D5_D4, "mainpll_d5_d4", "mainpll_d5", 1, 4),
40*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D7, "mainpll_d7", "mainpll", 1, 7),
41*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D7_D2, "mainpll_d7_d2", "mainpll_d7", 1, 2),
42*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D7_D4, "mainpll_d7_d4", "mainpll_d7", 1, 4),
43*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_CK, "univpll", "univ2pll", 1, 2),
44*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll", 1, 2),
45*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D2_D2, "univpll_d2_d2", "univpll_d2", 1, 2),
46*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D2_D4, "univpll_d2_d4", "univpll_d2", 1, 4),
47*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D2_D8, "univpll_d2_d8", "univpll_d2", 1, 8),
48*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3),
49*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D3_D2, "univpll_d3_d2", "univpll_d3", 1, 2),
50*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D3_D4, "univpll_d3_d4", "univpll_d3", 1, 4),
51*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D3_D8, "univpll_d3_d8", "univpll_d3", 1, 8),
52*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D3_D16, "univpll_d3_d16", "univpll_d3", 1, 16),
53*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5),
54*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D5_D2, "univpll_d5_d2", "univpll_d5", 1, 2),
55*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D5_D4, "univpll_d5_d4", "univpll_d5", 1, 4),
56*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D5_D8, "univpll_d5_d8", "univpll_d5", 1, 8),
57*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll", 1, 7),
58*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVP_192M_CK, "univpll_192m_ck", "univ2pll", 1, 13),
59*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVP_192M_D2, "univpll_192m_d2", "univpll_192m_ck",
60*4882a593Smuzhiyun 1, 2),
61*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVP_192M_D4, "univpll_192m_d4", "univpll_192m_ck",
62*4882a593Smuzhiyun 1, 4),
63*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVP_192M_D8, "univpll_192m_d8", "univpll_192m_ck",
64*4882a593Smuzhiyun 1, 8),
65*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVP_192M_D16, "univpll_192m_d16", "univpll_192m_ck",
66*4882a593Smuzhiyun 1, 16),
67*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVP_192M_D32, "univpll_192m_d32", "univpll_192m_ck",
68*4882a593Smuzhiyun 1, 32),
69*4882a593Smuzhiyun FACTOR(CLK_TOP_APLL1_CK, "apll1_ck", "apll1", 1, 1),
70*4882a593Smuzhiyun FACTOR(CLK_TOP_APLL1_D2, "apll1_d2", "apll1", 1, 2),
71*4882a593Smuzhiyun FACTOR(CLK_TOP_APLL1_D4, "apll1_d4", "apll1", 1, 4),
72*4882a593Smuzhiyun FACTOR(CLK_TOP_APLL1_D8, "apll1_d8", "apll1", 1, 8),
73*4882a593Smuzhiyun FACTOR(CLK_TOP_APLL2_CK, "apll2_ck", "apll2", 1, 1),
74*4882a593Smuzhiyun FACTOR(CLK_TOP_APLL2_D2, "apll2_d2", "apll2", 1, 2),
75*4882a593Smuzhiyun FACTOR(CLK_TOP_APLL2_D4, "apll2_d4", "apll2", 1, 4),
76*4882a593Smuzhiyun FACTOR(CLK_TOP_APLL2_D8, "apll2_d8", "apll2", 1, 8),
77*4882a593Smuzhiyun FACTOR(CLK_TOP_TVDPLL_CK, "tvdpll_ck", "tvdpll", 1, 1),
78*4882a593Smuzhiyun FACTOR(CLK_TOP_TVDPLL_D2, "tvdpll_d2", "tvdpll_ck", 1, 2),
79*4882a593Smuzhiyun FACTOR(CLK_TOP_TVDPLL_D4, "tvdpll_d4", "tvdpll", 1, 4),
80*4882a593Smuzhiyun FACTOR(CLK_TOP_TVDPLL_D8, "tvdpll_d8", "tvdpll", 1, 8),
81*4882a593Smuzhiyun FACTOR(CLK_TOP_TVDPLL_D16, "tvdpll_d16", "tvdpll", 1, 16),
82*4882a593Smuzhiyun FACTOR(CLK_TOP_MMPLL_CK, "mmpll_ck", "mmpll", 1, 1),
83*4882a593Smuzhiyun FACTOR(CLK_TOP_MMPLL_D4, "mmpll_d4", "mmpll", 1, 4),
84*4882a593Smuzhiyun FACTOR(CLK_TOP_MMPLL_D4_D2, "mmpll_d4_d2", "mmpll_d4", 1, 2),
85*4882a593Smuzhiyun FACTOR(CLK_TOP_MMPLL_D4_D4, "mmpll_d4_d4", "mmpll_d4", 1, 4),
86*4882a593Smuzhiyun FACTOR(CLK_TOP_MMPLL_D5, "mmpll_d5", "mmpll", 1, 5),
87*4882a593Smuzhiyun FACTOR(CLK_TOP_MMPLL_D5_D2, "mmpll_d5_d2", "mmpll_d5", 1, 2),
88*4882a593Smuzhiyun FACTOR(CLK_TOP_MMPLL_D5_D4, "mmpll_d5_d4", "mmpll_d5", 1, 4),
89*4882a593Smuzhiyun FACTOR(CLK_TOP_MMPLL_D6, "mmpll_d6", "mmpll", 1, 6),
90*4882a593Smuzhiyun FACTOR(CLK_TOP_MMPLL_D7, "mmpll_d7", "mmpll", 1, 7),
91*4882a593Smuzhiyun FACTOR(CLK_TOP_MFGPLL_CK, "mfgpll_ck", "mfgpll", 1, 1),
92*4882a593Smuzhiyun FACTOR(CLK_TOP_ADSPPLL_CK, "adsppll_ck", "adsppll", 1, 1),
93*4882a593Smuzhiyun FACTOR(CLK_TOP_ADSPPLL_D4, "adsppll_d4", "adsppll", 1, 4),
94*4882a593Smuzhiyun FACTOR(CLK_TOP_ADSPPLL_D5, "adsppll_d5", "adsppll", 1, 5),
95*4882a593Smuzhiyun FACTOR(CLK_TOP_ADSPPLL_D6, "adsppll_d6", "adsppll", 1, 6),
96*4882a593Smuzhiyun FACTOR(CLK_TOP_MSDCPLL_CK, "msdcpll_ck", "msdcpll", 1, 1),
97*4882a593Smuzhiyun FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
98*4882a593Smuzhiyun FACTOR(CLK_TOP_MSDCPLL_D4, "msdcpll_d4", "msdcpll", 1, 4),
99*4882a593Smuzhiyun FACTOR(CLK_TOP_MSDCPLL_D8, "msdcpll_d8", "msdcpll", 1, 8),
100*4882a593Smuzhiyun FACTOR(CLK_TOP_MSDCPLL_D16, "msdcpll_d16", "msdcpll", 1, 16),
101*4882a593Smuzhiyun FACTOR(CLK_TOP_AD_OSC_CK, "ad_osc_ck", "osc", 1, 1),
102*4882a593Smuzhiyun FACTOR(CLK_TOP_OSC_D2, "osc_d2", "osc", 1, 2),
103*4882a593Smuzhiyun FACTOR(CLK_TOP_OSC_D4, "osc_d4", "osc", 1, 4),
104*4882a593Smuzhiyun FACTOR(CLK_TOP_OSC_D8, "osc_d8", "osc", 1, 8),
105*4882a593Smuzhiyun FACTOR(CLK_TOP_OSC_D10, "osc_d10", "osc", 1, 10),
106*4882a593Smuzhiyun FACTOR(CLK_TOP_OSC_D16, "osc_d16", "osc", 1, 16),
107*4882a593Smuzhiyun FACTOR(CLK_TOP_AD_OSC2_CK, "ad_osc2_ck", "osc2", 1, 1),
108*4882a593Smuzhiyun FACTOR(CLK_TOP_OSC2_D2, "osc2_d2", "osc2", 1, 2),
109*4882a593Smuzhiyun FACTOR(CLK_TOP_OSC2_D3, "osc2_d3", "osc2", 1, 3),
110*4882a593Smuzhiyun FACTOR(CLK_TOP_TVDPLL_MAINPLL_D2_CK, "tvdpll_mainpll_d2_ck",
111*4882a593Smuzhiyun "tvdpll", 1, 1),
112*4882a593Smuzhiyun FACTOR(CLK_TOP_FMEM_466M_CK, "fmem_466m_ck", "fmem", 1, 1),
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun static const char * const axi_parents[] = {
116*4882a593Smuzhiyun "clk26m",
117*4882a593Smuzhiyun "mainpll_d2_d4",
118*4882a593Smuzhiyun "mainpll_d7",
119*4882a593Smuzhiyun "osc_d4"
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun static const char * const mm_parents[] = {
123*4882a593Smuzhiyun "clk26m",
124*4882a593Smuzhiyun "tvdpll_mainpll_d2_ck",
125*4882a593Smuzhiyun "mmpll_d7",
126*4882a593Smuzhiyun "mmpll_d5_d2",
127*4882a593Smuzhiyun "mainpll_d2_d2",
128*4882a593Smuzhiyun "mainpll_d3_d2"
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun static const char * const scp_parents[] = {
132*4882a593Smuzhiyun "clk26m",
133*4882a593Smuzhiyun "univpll_d2_d8",
134*4882a593Smuzhiyun "mainpll_d2_d4",
135*4882a593Smuzhiyun "mainpll_d3",
136*4882a593Smuzhiyun "univpll_d3",
137*4882a593Smuzhiyun "ad_osc2_ck",
138*4882a593Smuzhiyun "osc2_d2",
139*4882a593Smuzhiyun "osc2_d3"
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun static const char * const img_parents[] = {
143*4882a593Smuzhiyun "clk26m",
144*4882a593Smuzhiyun "mainpll_d2",
145*4882a593Smuzhiyun "mainpll_d2",
146*4882a593Smuzhiyun "univpll_d3",
147*4882a593Smuzhiyun "mainpll_d3",
148*4882a593Smuzhiyun "mmpll_d5_d2",
149*4882a593Smuzhiyun "tvdpll_mainpll_d2_ck",
150*4882a593Smuzhiyun "mainpll_d5"
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun static const char * const ipe_parents[] = {
154*4882a593Smuzhiyun "clk26m",
155*4882a593Smuzhiyun "mainpll_d2",
156*4882a593Smuzhiyun "mmpll_d7",
157*4882a593Smuzhiyun "univpll_d3",
158*4882a593Smuzhiyun "mainpll_d3",
159*4882a593Smuzhiyun "mmpll_d5_d2",
160*4882a593Smuzhiyun "mainpll_d2_d2",
161*4882a593Smuzhiyun "mainpll_d5"
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static const char * const dpe_parents[] = {
165*4882a593Smuzhiyun "clk26m",
166*4882a593Smuzhiyun "mainpll_d2",
167*4882a593Smuzhiyun "mmpll_d7",
168*4882a593Smuzhiyun "univpll_d3",
169*4882a593Smuzhiyun "mainpll_d3",
170*4882a593Smuzhiyun "mmpll_d5_d2",
171*4882a593Smuzhiyun "mainpll_d2_d2",
172*4882a593Smuzhiyun "mainpll_d5"
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static const char * const cam_parents[] = {
176*4882a593Smuzhiyun "clk26m",
177*4882a593Smuzhiyun "mainpll_d2",
178*4882a593Smuzhiyun "mmpll_d6",
179*4882a593Smuzhiyun "mainpll_d3",
180*4882a593Smuzhiyun "mmpll_d7",
181*4882a593Smuzhiyun "univpll_d3",
182*4882a593Smuzhiyun "mmpll_d5_d2",
183*4882a593Smuzhiyun "adsppll_d5",
184*4882a593Smuzhiyun "tvdpll_mainpll_d2_ck",
185*4882a593Smuzhiyun "univpll_d3_d2"
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun static const char * const ccu_parents[] = {
189*4882a593Smuzhiyun "clk26m",
190*4882a593Smuzhiyun "mainpll_d2",
191*4882a593Smuzhiyun "mmpll_d6",
192*4882a593Smuzhiyun "mainpll_d3",
193*4882a593Smuzhiyun "mmpll_d7",
194*4882a593Smuzhiyun "univpll_d3",
195*4882a593Smuzhiyun "mmpll_d5_d2",
196*4882a593Smuzhiyun "mainpll_d2_d2",
197*4882a593Smuzhiyun "adsppll_d5",
198*4882a593Smuzhiyun "univpll_d3_d2"
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun static const char * const dsp_parents[] = {
202*4882a593Smuzhiyun "clk26m",
203*4882a593Smuzhiyun "univpll_d3_d8",
204*4882a593Smuzhiyun "univpll_d3_d4",
205*4882a593Smuzhiyun "mainpll_d2_d4",
206*4882a593Smuzhiyun "univpll_d3_d2",
207*4882a593Smuzhiyun "mainpll_d2_d2",
208*4882a593Smuzhiyun "univpll_d2_d2",
209*4882a593Smuzhiyun "mainpll_d3",
210*4882a593Smuzhiyun "univpll_d3",
211*4882a593Smuzhiyun "mmpll_d7",
212*4882a593Smuzhiyun "mmpll_d6",
213*4882a593Smuzhiyun "adsppll_d5",
214*4882a593Smuzhiyun "tvdpll_ck",
215*4882a593Smuzhiyun "tvdpll_mainpll_d2_ck",
216*4882a593Smuzhiyun "univpll_d2",
217*4882a593Smuzhiyun "adsppll_d4"
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun static const char * const dsp1_parents[] = {
221*4882a593Smuzhiyun "clk26m",
222*4882a593Smuzhiyun "univpll_d3_d8",
223*4882a593Smuzhiyun "univpll_d3_d4",
224*4882a593Smuzhiyun "mainpll_d2_d4",
225*4882a593Smuzhiyun "univpll_d3_d2",
226*4882a593Smuzhiyun "mainpll_d2_d2",
227*4882a593Smuzhiyun "univpll_d2_d2",
228*4882a593Smuzhiyun "mainpll_d3",
229*4882a593Smuzhiyun "univpll_d3",
230*4882a593Smuzhiyun "mmpll_d7",
231*4882a593Smuzhiyun "mmpll_d6",
232*4882a593Smuzhiyun "adsppll_d5",
233*4882a593Smuzhiyun "tvdpll_ck",
234*4882a593Smuzhiyun "tvdpll_mainpll_d2_ck",
235*4882a593Smuzhiyun "univpll_d2",
236*4882a593Smuzhiyun "adsppll_d4"
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun static const char * const dsp2_parents[] = {
240*4882a593Smuzhiyun "clk26m",
241*4882a593Smuzhiyun "univpll_d3_d8",
242*4882a593Smuzhiyun "univpll_d3_d4",
243*4882a593Smuzhiyun "mainpll_d2_d4",
244*4882a593Smuzhiyun "univpll_d3_d2",
245*4882a593Smuzhiyun "mainpll_d2_d2",
246*4882a593Smuzhiyun "univpll_d2_d2",
247*4882a593Smuzhiyun "mainpll_d3",
248*4882a593Smuzhiyun "univpll_d3",
249*4882a593Smuzhiyun "mmpll_d7",
250*4882a593Smuzhiyun "mmpll_d6",
251*4882a593Smuzhiyun "adsppll_d5",
252*4882a593Smuzhiyun "tvdpll_ck",
253*4882a593Smuzhiyun "tvdpll_mainpll_d2_ck",
254*4882a593Smuzhiyun "univpll_d2",
255*4882a593Smuzhiyun "adsppll_d4"
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun static const char * const dsp3_parents[] = {
259*4882a593Smuzhiyun "clk26m",
260*4882a593Smuzhiyun "univpll_d3_d8",
261*4882a593Smuzhiyun "mainpll_d2_d4",
262*4882a593Smuzhiyun "univpll_d3_d2",
263*4882a593Smuzhiyun "mainpll_d2_d2",
264*4882a593Smuzhiyun "univpll_d2_d2",
265*4882a593Smuzhiyun "mainpll_d3",
266*4882a593Smuzhiyun "univpll_d3",
267*4882a593Smuzhiyun "mmpll_d7",
268*4882a593Smuzhiyun "mmpll_d6",
269*4882a593Smuzhiyun "mainpll_d2",
270*4882a593Smuzhiyun "tvdpll_ck",
271*4882a593Smuzhiyun "tvdpll_mainpll_d2_ck",
272*4882a593Smuzhiyun "univpll_d2",
273*4882a593Smuzhiyun "adsppll_d4",
274*4882a593Smuzhiyun "mmpll_d4"
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun static const char * const ipu_if_parents[] = {
278*4882a593Smuzhiyun "clk26m",
279*4882a593Smuzhiyun "univpll_d3_d8",
280*4882a593Smuzhiyun "univpll_d3_d4",
281*4882a593Smuzhiyun "mainpll_d2_d4",
282*4882a593Smuzhiyun "univpll_d3_d2",
283*4882a593Smuzhiyun "mainpll_d2_d2",
284*4882a593Smuzhiyun "univpll_d2_d2",
285*4882a593Smuzhiyun "mainpll_d3",
286*4882a593Smuzhiyun "univpll_d3",
287*4882a593Smuzhiyun "mmpll_d7",
288*4882a593Smuzhiyun "mmpll_d6",
289*4882a593Smuzhiyun "adsppll_d5",
290*4882a593Smuzhiyun "tvdpll_ck",
291*4882a593Smuzhiyun "tvdpll_mainpll_d2_ck",
292*4882a593Smuzhiyun "univpll_d2",
293*4882a593Smuzhiyun "adsppll_d4"
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun static const char * const mfg_parents[] = {
297*4882a593Smuzhiyun "clk26m",
298*4882a593Smuzhiyun "mfgpll_ck",
299*4882a593Smuzhiyun "univpll_d3",
300*4882a593Smuzhiyun "mainpll_d5"
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun static const char * const f52m_mfg_parents[] = {
304*4882a593Smuzhiyun "clk26m",
305*4882a593Smuzhiyun "univpll_d3_d2",
306*4882a593Smuzhiyun "univpll_d3_d4",
307*4882a593Smuzhiyun "univpll_d3_d8"
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun static const char * const camtg_parents[] = {
311*4882a593Smuzhiyun "clk26m",
312*4882a593Smuzhiyun "univpll_192m_d8",
313*4882a593Smuzhiyun "univpll_d3_d8",
314*4882a593Smuzhiyun "univpll_192m_d4",
315*4882a593Smuzhiyun "univpll_d3_d16",
316*4882a593Smuzhiyun "csw_f26m_ck_d2",
317*4882a593Smuzhiyun "univpll_192m_d16",
318*4882a593Smuzhiyun "univpll_192m_d32"
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun static const char * const camtg2_parents[] = {
322*4882a593Smuzhiyun "clk26m",
323*4882a593Smuzhiyun "univpll_192m_d8",
324*4882a593Smuzhiyun "univpll_d3_d8",
325*4882a593Smuzhiyun "univpll_192m_d4",
326*4882a593Smuzhiyun "univpll_d3_d16",
327*4882a593Smuzhiyun "csw_f26m_ck_d2",
328*4882a593Smuzhiyun "univpll_192m_d16",
329*4882a593Smuzhiyun "univpll_192m_d32"
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun static const char * const camtg3_parents[] = {
333*4882a593Smuzhiyun "clk26m",
334*4882a593Smuzhiyun "univpll_192m_d8",
335*4882a593Smuzhiyun "univpll_d3_d8",
336*4882a593Smuzhiyun "univpll_192m_d4",
337*4882a593Smuzhiyun "univpll_d3_d16",
338*4882a593Smuzhiyun "csw_f26m_ck_d2",
339*4882a593Smuzhiyun "univpll_192m_d16",
340*4882a593Smuzhiyun "univpll_192m_d32"
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun static const char * const camtg4_parents[] = {
344*4882a593Smuzhiyun "clk26m",
345*4882a593Smuzhiyun "univpll_192m_d8",
346*4882a593Smuzhiyun "univpll_d3_d8",
347*4882a593Smuzhiyun "univpll_192m_d4",
348*4882a593Smuzhiyun "univpll_d3_d16",
349*4882a593Smuzhiyun "csw_f26m_ck_d2",
350*4882a593Smuzhiyun "univpll_192m_d16",
351*4882a593Smuzhiyun "univpll_192m_d32"
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun static const char * const uart_parents[] = {
355*4882a593Smuzhiyun "clk26m",
356*4882a593Smuzhiyun "univpll_d3_d8"
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun static const char * const spi_parents[] = {
360*4882a593Smuzhiyun "clk26m",
361*4882a593Smuzhiyun "mainpll_d5_d2",
362*4882a593Smuzhiyun "mainpll_d3_d4",
363*4882a593Smuzhiyun "msdcpll_d4"
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun static const char * const msdc50_hclk_parents[] = {
367*4882a593Smuzhiyun "clk26m",
368*4882a593Smuzhiyun "mainpll_d2_d2",
369*4882a593Smuzhiyun "mainpll_d3_d2"
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun static const char * const msdc50_0_parents[] = {
373*4882a593Smuzhiyun "clk26m",
374*4882a593Smuzhiyun "msdcpll_ck",
375*4882a593Smuzhiyun "msdcpll_d2",
376*4882a593Smuzhiyun "univpll_d2_d4",
377*4882a593Smuzhiyun "mainpll_d3_d2",
378*4882a593Smuzhiyun "univpll_d2_d2"
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun static const char * const msdc30_1_parents[] = {
382*4882a593Smuzhiyun "clk26m",
383*4882a593Smuzhiyun "univpll_d3_d2",
384*4882a593Smuzhiyun "mainpll_d3_d2",
385*4882a593Smuzhiyun "mainpll_d7",
386*4882a593Smuzhiyun "msdcpll_d2"
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun static const char * const audio_parents[] = {
390*4882a593Smuzhiyun "clk26m",
391*4882a593Smuzhiyun "mainpll_d5_d4",
392*4882a593Smuzhiyun "mainpll_d7_d4",
393*4882a593Smuzhiyun "mainpll_d2_d16"
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun static const char * const aud_intbus_parents[] = {
397*4882a593Smuzhiyun "clk26m",
398*4882a593Smuzhiyun "mainpll_d2_d4",
399*4882a593Smuzhiyun "mainpll_d7_d2"
400*4882a593Smuzhiyun };
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun static const char * const fpwrap_ulposc_parents[] = {
403*4882a593Smuzhiyun "osc_d10",
404*4882a593Smuzhiyun "clk26m",
405*4882a593Smuzhiyun "osc_d4",
406*4882a593Smuzhiyun "osc_d8",
407*4882a593Smuzhiyun "osc_d16"
408*4882a593Smuzhiyun };
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun static const char * const atb_parents[] = {
411*4882a593Smuzhiyun "clk26m",
412*4882a593Smuzhiyun "mainpll_d2_d2",
413*4882a593Smuzhiyun "mainpll_d5"
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun static const char * const sspm_parents[] = {
417*4882a593Smuzhiyun "clk26m",
418*4882a593Smuzhiyun "univpll_d2_d4",
419*4882a593Smuzhiyun "mainpll_d2_d2",
420*4882a593Smuzhiyun "univpll_d2_d2",
421*4882a593Smuzhiyun "mainpll_d3"
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun static const char * const dpi0_parents[] = {
425*4882a593Smuzhiyun "clk26m",
426*4882a593Smuzhiyun "tvdpll_d2",
427*4882a593Smuzhiyun "tvdpll_d4",
428*4882a593Smuzhiyun "tvdpll_d8",
429*4882a593Smuzhiyun "tvdpll_d16"
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun static const char * const scam_parents[] = {
433*4882a593Smuzhiyun "clk26m",
434*4882a593Smuzhiyun "mainpll_d5_d2"
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun static const char * const disppwm_parents[] = {
438*4882a593Smuzhiyun "clk26m",
439*4882a593Smuzhiyun "univpll_d3_d4",
440*4882a593Smuzhiyun "osc_d2",
441*4882a593Smuzhiyun "osc_d4",
442*4882a593Smuzhiyun "osc_d16"
443*4882a593Smuzhiyun };
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun static const char * const usb_top_parents[] = {
446*4882a593Smuzhiyun "clk26m",
447*4882a593Smuzhiyun "univpll_d5_d4",
448*4882a593Smuzhiyun "univpll_d3_d4",
449*4882a593Smuzhiyun "univpll_d5_d2"
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun static const char * const ssusb_top_xhci_parents[] = {
453*4882a593Smuzhiyun "clk26m",
454*4882a593Smuzhiyun "univpll_d5_d4",
455*4882a593Smuzhiyun "univpll_d3_d4",
456*4882a593Smuzhiyun "univpll_d5_d2"
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun static const char * const spm_parents[] = {
460*4882a593Smuzhiyun "clk26m",
461*4882a593Smuzhiyun "osc_d8",
462*4882a593Smuzhiyun "mainpll_d2_d8"
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun static const char * const i2c_parents[] = {
466*4882a593Smuzhiyun "clk26m",
467*4882a593Smuzhiyun "mainpll_d2_d8",
468*4882a593Smuzhiyun "univpll_d5_d2"
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun static const char * const seninf_parents[] = {
472*4882a593Smuzhiyun "clk26m",
473*4882a593Smuzhiyun "univpll_d7",
474*4882a593Smuzhiyun "univpll_d3_d2",
475*4882a593Smuzhiyun "univpll_d2_d2",
476*4882a593Smuzhiyun "mainpll_d3",
477*4882a593Smuzhiyun "mmpll_d4_d2",
478*4882a593Smuzhiyun "mmpll_d7",
479*4882a593Smuzhiyun "mmpll_d6"
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun static const char * const seninf1_parents[] = {
483*4882a593Smuzhiyun "clk26m",
484*4882a593Smuzhiyun "univpll_d7",
485*4882a593Smuzhiyun "univpll_d3_d2",
486*4882a593Smuzhiyun "univpll_d2_d2",
487*4882a593Smuzhiyun "mainpll_d3",
488*4882a593Smuzhiyun "mmpll_d4_d2",
489*4882a593Smuzhiyun "mmpll_d7",
490*4882a593Smuzhiyun "mmpll_d6"
491*4882a593Smuzhiyun };
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun static const char * const seninf2_parents[] = {
494*4882a593Smuzhiyun "clk26m",
495*4882a593Smuzhiyun "univpll_d7",
496*4882a593Smuzhiyun "univpll_d3_d2",
497*4882a593Smuzhiyun "univpll_d2_d2",
498*4882a593Smuzhiyun "mainpll_d3",
499*4882a593Smuzhiyun "mmpll_d4_d2",
500*4882a593Smuzhiyun "mmpll_d7",
501*4882a593Smuzhiyun "mmpll_d6"
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun static const char * const dxcc_parents[] = {
505*4882a593Smuzhiyun "clk26m",
506*4882a593Smuzhiyun "mainpll_d2_d2",
507*4882a593Smuzhiyun "mainpll_d2_d4",
508*4882a593Smuzhiyun "mainpll_d2_d8"
509*4882a593Smuzhiyun };
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun static const char * const aud_engen1_parents[] = {
512*4882a593Smuzhiyun "clk26m",
513*4882a593Smuzhiyun "apll1_d2",
514*4882a593Smuzhiyun "apll1_d4",
515*4882a593Smuzhiyun "apll1_d8"
516*4882a593Smuzhiyun };
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun static const char * const aud_engen2_parents[] = {
519*4882a593Smuzhiyun "clk26m",
520*4882a593Smuzhiyun "apll2_d2",
521*4882a593Smuzhiyun "apll2_d4",
522*4882a593Smuzhiyun "apll2_d8"
523*4882a593Smuzhiyun };
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun static const char * const faes_ufsfde_parents[] = {
526*4882a593Smuzhiyun "clk26m",
527*4882a593Smuzhiyun "mainpll_d2",
528*4882a593Smuzhiyun "mainpll_d2_d2",
529*4882a593Smuzhiyun "mainpll_d3",
530*4882a593Smuzhiyun "mainpll_d2_d4",
531*4882a593Smuzhiyun "univpll_d3"
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun static const char * const fufs_parents[] = {
535*4882a593Smuzhiyun "clk26m",
536*4882a593Smuzhiyun "mainpll_d2_d4",
537*4882a593Smuzhiyun "mainpll_d2_d8",
538*4882a593Smuzhiyun "mainpll_d2_d16"
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun static const char * const aud_1_parents[] = {
542*4882a593Smuzhiyun "clk26m",
543*4882a593Smuzhiyun "apll1_ck"
544*4882a593Smuzhiyun };
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun static const char * const aud_2_parents[] = {
547*4882a593Smuzhiyun "clk26m",
548*4882a593Smuzhiyun "apll2_ck"
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun static const char * const adsp_parents[] = {
552*4882a593Smuzhiyun "clk26m",
553*4882a593Smuzhiyun "mainpll_d3",
554*4882a593Smuzhiyun "univpll_d2_d4",
555*4882a593Smuzhiyun "univpll_d2",
556*4882a593Smuzhiyun "mmpll_d4",
557*4882a593Smuzhiyun "adsppll_d4",
558*4882a593Smuzhiyun "adsppll_d6"
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun static const char * const dpmaif_parents[] = {
562*4882a593Smuzhiyun "clk26m",
563*4882a593Smuzhiyun "univpll_d2_d4",
564*4882a593Smuzhiyun "mainpll_d3",
565*4882a593Smuzhiyun "mainpll_d2_d2",
566*4882a593Smuzhiyun "univpll_d2_d2",
567*4882a593Smuzhiyun "univpll_d3"
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun static const char * const venc_parents[] = {
571*4882a593Smuzhiyun "clk26m",
572*4882a593Smuzhiyun "mmpll_d7",
573*4882a593Smuzhiyun "mainpll_d3",
574*4882a593Smuzhiyun "univpll_d2_d2",
575*4882a593Smuzhiyun "mainpll_d2_d2",
576*4882a593Smuzhiyun "univpll_d3",
577*4882a593Smuzhiyun "mmpll_d6",
578*4882a593Smuzhiyun "mainpll_d5",
579*4882a593Smuzhiyun "mainpll_d3_d2",
580*4882a593Smuzhiyun "mmpll_d4_d2",
581*4882a593Smuzhiyun "univpll_d2_d4",
582*4882a593Smuzhiyun "mmpll_d5",
583*4882a593Smuzhiyun "univpll_192m_d2"
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun };
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun static const char * const vdec_parents[] = {
588*4882a593Smuzhiyun "clk26m",
589*4882a593Smuzhiyun "univpll_d2_d4",
590*4882a593Smuzhiyun "mainpll_d3",
591*4882a593Smuzhiyun "univpll_d2_d2",
592*4882a593Smuzhiyun "mainpll_d2_d2",
593*4882a593Smuzhiyun "univpll_d3",
594*4882a593Smuzhiyun "univpll_d5",
595*4882a593Smuzhiyun "univpll_d5_d2",
596*4882a593Smuzhiyun "mainpll_d2",
597*4882a593Smuzhiyun "univpll_d2",
598*4882a593Smuzhiyun "univpll_192m_d2"
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun static const char * const camtm_parents[] = {
602*4882a593Smuzhiyun "clk26m",
603*4882a593Smuzhiyun "univpll_d7",
604*4882a593Smuzhiyun "univpll_d3_d2",
605*4882a593Smuzhiyun "univpll_d2_d2"
606*4882a593Smuzhiyun };
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun static const char * const pwm_parents[] = {
609*4882a593Smuzhiyun "clk26m",
610*4882a593Smuzhiyun "univpll_d2_d8"
611*4882a593Smuzhiyun };
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun static const char * const audio_h_parents[] = {
614*4882a593Smuzhiyun "clk26m",
615*4882a593Smuzhiyun "univpll_d7",
616*4882a593Smuzhiyun "apll1_ck",
617*4882a593Smuzhiyun "apll2_ck"
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun static const char * const camtg5_parents[] = {
621*4882a593Smuzhiyun "clk26m",
622*4882a593Smuzhiyun "univpll_192m_d8",
623*4882a593Smuzhiyun "univpll_d3_d8",
624*4882a593Smuzhiyun "univpll_192m_d4",
625*4882a593Smuzhiyun "univpll_d3_d16",
626*4882a593Smuzhiyun "csw_f26m_ck_d2",
627*4882a593Smuzhiyun "univpll_192m_d16",
628*4882a593Smuzhiyun "univpll_192m_d32"
629*4882a593Smuzhiyun };
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun /*
632*4882a593Smuzhiyun * CRITICAL CLOCK:
633*4882a593Smuzhiyun * axi_sel is the main bus clock of whole SOC.
634*4882a593Smuzhiyun * spm_sel is the clock of the always-on co-processor.
635*4882a593Smuzhiyun * sspm_sel is the clock of the always-on co-processor.
636*4882a593Smuzhiyun */
637*4882a593Smuzhiyun static const struct mtk_mux top_muxes[] = {
638*4882a593Smuzhiyun /* CLK_CFG_0 */
639*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_AXI, "axi_sel", axi_parents,
640*4882a593Smuzhiyun 0x20, 0x24, 0x28, 0, 2, 7,
641*4882a593Smuzhiyun 0x004, 0, CLK_IS_CRITICAL),
642*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_MM, "mm_sel", mm_parents,
643*4882a593Smuzhiyun 0x20, 0x24, 0x28, 8, 3, 15, 0x004, 1),
644*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_SCP, "scp_sel", scp_parents,
645*4882a593Smuzhiyun 0x20, 0x24, 0x28, 16, 3, 23, 0x004, 2),
646*4882a593Smuzhiyun /* CLK_CFG_1 */
647*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_IMG, "img_sel", img_parents,
648*4882a593Smuzhiyun 0x30, 0x34, 0x38, 0, 3, 7, 0x004, 4),
649*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_IPE, "ipe_sel", ipe_parents,
650*4882a593Smuzhiyun 0x30, 0x34, 0x38, 8, 3, 15, 0x004, 5),
651*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_DPE, "dpe_sel", dpe_parents,
652*4882a593Smuzhiyun 0x30, 0x34, 0x38, 16, 3, 23, 0x004, 6),
653*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_CAM, "cam_sel", cam_parents,
654*4882a593Smuzhiyun 0x30, 0x34, 0x38, 24, 4, 31, 0x004, 7),
655*4882a593Smuzhiyun /* CLK_CFG_2 */
656*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_CCU, "ccu_sel", ccu_parents,
657*4882a593Smuzhiyun 0x40, 0x44, 0x48, 0, 4, 7, 0x004, 8),
658*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_DSP, "dsp_sel", dsp_parents,
659*4882a593Smuzhiyun 0x40, 0x44, 0x48, 8, 4, 15, 0x004, 9),
660*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_DSP1, "dsp1_sel", dsp1_parents,
661*4882a593Smuzhiyun 0x40, 0x44, 0x48, 16, 4, 23, 0x004, 10),
662*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_DSP2, "dsp2_sel", dsp2_parents,
663*4882a593Smuzhiyun 0x40, 0x44, 0x48, 24, 4, 31, 0x004, 11),
664*4882a593Smuzhiyun /* CLK_CFG_3 */
665*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_DSP3, "dsp3_sel", dsp3_parents,
666*4882a593Smuzhiyun 0x50, 0x54, 0x58, 0, 4, 7, 0x004, 12),
667*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_IPU_IF, "ipu_if_sel", ipu_if_parents,
668*4882a593Smuzhiyun 0x50, 0x54, 0x58, 8, 4, 15, 0x004, 13),
669*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_MFG, "mfg_sel", mfg_parents,
670*4882a593Smuzhiyun 0x50, 0x54, 0x58, 16, 2, 23, 0x004, 14),
671*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_F52M_MFG, "f52m_mfg_sel",
672*4882a593Smuzhiyun f52m_mfg_parents, 0x50, 0x54, 0x58,
673*4882a593Smuzhiyun 24, 2, 31, 0x004, 15),
674*4882a593Smuzhiyun /* CLK_CFG_4 */
675*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG, "camtg_sel", camtg_parents,
676*4882a593Smuzhiyun 0x60, 0x64, 0x68, 0, 3, 7, 0x004, 16),
677*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG2, "camtg2_sel", camtg2_parents,
678*4882a593Smuzhiyun 0x60, 0x64, 0x68, 8, 3, 15, 0x004, 17),
679*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG3, "camtg3_sel", camtg3_parents,
680*4882a593Smuzhiyun 0x60, 0x64, 0x68, 16, 3, 23, 0x004, 18),
681*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG4, "camtg4_sel", camtg4_parents,
682*4882a593Smuzhiyun 0x60, 0x64, 0x68, 24, 3, 31, 0x004, 19),
683*4882a593Smuzhiyun /* CLK_CFG_5 */
684*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_UART, "uart_sel", uart_parents,
685*4882a593Smuzhiyun 0x70, 0x74, 0x78, 0, 1, 7, 0x004, 20),
686*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_SPI, "spi_sel", spi_parents,
687*4882a593Smuzhiyun 0x70, 0x74, 0x78, 8, 2, 15, 0x004, 21),
688*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_0_HCLK, "msdc50_hclk_sel",
689*4882a593Smuzhiyun msdc50_hclk_parents, 0x70, 0x74, 0x78,
690*4882a593Smuzhiyun 16, 2, 23, 0x004, 22),
691*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_0, "msdc50_0_sel",
692*4882a593Smuzhiyun msdc50_0_parents, 0x70, 0x74, 0x78,
693*4882a593Smuzhiyun 24, 3, 31, 0x004, 23),
694*4882a593Smuzhiyun /* CLK_CFG_6 */
695*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC30_1, "msdc30_1_sel",
696*4882a593Smuzhiyun msdc30_1_parents, 0x80, 0x84, 0x88,
697*4882a593Smuzhiyun 0, 3, 7, 0x004, 24),
698*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD, "audio_sel", audio_parents,
699*4882a593Smuzhiyun 0x80, 0x84, 0x88, 8, 2, 15, 0x004, 25),
700*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_INTBUS, "aud_intbus_sel",
701*4882a593Smuzhiyun aud_intbus_parents, 0x80, 0x84, 0x88,
702*4882a593Smuzhiyun 16, 2, 23, 0x004, 26),
703*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_FPWRAP_ULPOSC, "fpwrap_ulposc_sel",
704*4882a593Smuzhiyun fpwrap_ulposc_parents, 0x80, 0x84, 0x88,
705*4882a593Smuzhiyun 24, 3, 31, 0x004, 27),
706*4882a593Smuzhiyun /* CLK_CFG_7 */
707*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_ATB, "atb_sel", atb_parents,
708*4882a593Smuzhiyun 0x90, 0x94, 0x98, 0, 2, 7, 0x004, 28),
709*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_SSPM, "sspm_sel", sspm_parents,
710*4882a593Smuzhiyun 0x90, 0x94, 0x98, 8, 3, 15,
711*4882a593Smuzhiyun 0x004, 29, CLK_IS_CRITICAL),
712*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_DPI0, "dpi0_sel", dpi0_parents,
713*4882a593Smuzhiyun 0x90, 0x94, 0x98, 16, 3, 23, 0x004, 30),
714*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_SCAM, "scam_sel", scam_parents,
715*4882a593Smuzhiyun 0x90, 0x94, 0x98, 24, 1, 31, 0x004, 0),
716*4882a593Smuzhiyun /* CLK_CFG_8 */
717*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_DISP_PWM, "disppwm_sel",
718*4882a593Smuzhiyun disppwm_parents, 0xa0, 0xa4, 0xa8,
719*4882a593Smuzhiyun 0, 3, 7, 0x008, 1),
720*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_USB_TOP, "usb_top_sel",
721*4882a593Smuzhiyun usb_top_parents, 0xa0, 0xa4, 0xa8,
722*4882a593Smuzhiyun 8, 2, 15, 0x008, 2),
723*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_SSUSB_TOP_XHCI, "ssusb_top_xhci_sel",
724*4882a593Smuzhiyun ssusb_top_xhci_parents, 0xa0, 0xa4, 0xa8,
725*4882a593Smuzhiyun 16, 2, 23, 0x008, 3),
726*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_SPM, "spm_sel", spm_parents,
727*4882a593Smuzhiyun 0xa0, 0xa4, 0xa8, 24, 2, 31,
728*4882a593Smuzhiyun 0x008, 4, CLK_IS_CRITICAL),
729*4882a593Smuzhiyun /* CLK_CFG_9 */
730*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_I2C, "i2c_sel", i2c_parents,
731*4882a593Smuzhiyun 0xb0, 0xb4, 0xb8, 0, 2, 7, 0x008, 5),
732*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_SENINF, "seninf_sel", seninf_parents,
733*4882a593Smuzhiyun 0xb0, 0xb4, 0xb8, 8, 2, 15, 0x008, 6),
734*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_SENINF1, "seninf1_sel",
735*4882a593Smuzhiyun seninf1_parents, 0xb0, 0xb4, 0xb8,
736*4882a593Smuzhiyun 16, 2, 23, 0x008, 7),
737*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_SENINF2, "seninf2_sel",
738*4882a593Smuzhiyun seninf2_parents, 0xb0, 0xb4, 0xb8,
739*4882a593Smuzhiyun 24, 2, 31, 0x008, 8),
740*4882a593Smuzhiyun /* CLK_CFG_10 */
741*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_DXCC, "dxcc_sel", dxcc_parents,
742*4882a593Smuzhiyun 0xc0, 0xc4, 0xc8, 0, 2, 7, 0x008, 9),
743*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_ENG1, "aud_eng1_sel",
744*4882a593Smuzhiyun aud_engen1_parents, 0xc0, 0xc4, 0xc8,
745*4882a593Smuzhiyun 8, 2, 15, 0x008, 10),
746*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_ENG2, "aud_eng2_sel",
747*4882a593Smuzhiyun aud_engen2_parents, 0xc0, 0xc4, 0xc8,
748*4882a593Smuzhiyun 16, 2, 23, 0x008, 11),
749*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_FAES_UFSFDE, "faes_ufsfde_sel",
750*4882a593Smuzhiyun faes_ufsfde_parents, 0xc0, 0xc4, 0xc8,
751*4882a593Smuzhiyun 24, 3, 31,
752*4882a593Smuzhiyun 0x008, 12),
753*4882a593Smuzhiyun /* CLK_CFG_11 */
754*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_FUFS, "fufs_sel", fufs_parents,
755*4882a593Smuzhiyun 0xd0, 0xd4, 0xd8, 0, 2, 7, 0x008, 13),
756*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_1, "aud_1_sel", aud_1_parents,
757*4882a593Smuzhiyun 0xd0, 0xd4, 0xd8, 8, 1, 15, 0x008, 14),
758*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_2, "aud_2_sel", aud_2_parents,
759*4882a593Smuzhiyun 0xd0, 0xd4, 0xd8, 16, 1, 23, 0x008, 15),
760*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_ADSP, "adsp_sel", adsp_parents,
761*4882a593Smuzhiyun 0xd0, 0xd4, 0xd8, 24, 3, 31, 0x008, 16),
762*4882a593Smuzhiyun /* CLK_CFG_12 */
763*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_DPMAIF, "dpmaif_sel", dpmaif_parents,
764*4882a593Smuzhiyun 0xe0, 0xe4, 0xe8, 0, 3, 7, 0x008, 17),
765*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_VENC, "venc_sel", venc_parents,
766*4882a593Smuzhiyun 0xe0, 0xe4, 0xe8, 8, 4, 15, 0x008, 18),
767*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_VDEC, "vdec_sel", vdec_parents,
768*4882a593Smuzhiyun 0xe0, 0xe4, 0xe8, 16, 4, 23, 0x008, 19),
769*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTM, "camtm_sel", camtm_parents,
770*4882a593Smuzhiyun 0xe0, 0xe4, 0xe8, 24, 2, 31, 0x004, 20),
771*4882a593Smuzhiyun /* CLK_CFG_13 */
772*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_PWM, "pwm_sel", pwm_parents,
773*4882a593Smuzhiyun 0xf0, 0xf4, 0xf8, 0, 1, 7, 0x008, 21),
774*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_H, "audio_h_sel",
775*4882a593Smuzhiyun audio_h_parents, 0xf0, 0xf4, 0xf8,
776*4882a593Smuzhiyun 8, 2, 15, 0x008, 22),
777*4882a593Smuzhiyun MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG5, "camtg5_sel", camtg5_parents,
778*4882a593Smuzhiyun 0xf0, 0xf4, 0xf8, 24, 3, 31, 0x008, 24),
779*4882a593Smuzhiyun };
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun static const char * const i2s0_m_ck_parents[] = {
782*4882a593Smuzhiyun "aud_1_sel",
783*4882a593Smuzhiyun "aud_2_sel"
784*4882a593Smuzhiyun };
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun static const char * const i2s1_m_ck_parents[] = {
787*4882a593Smuzhiyun "aud_1_sel",
788*4882a593Smuzhiyun "aud_2_sel"
789*4882a593Smuzhiyun };
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun static const char * const i2s2_m_ck_parents[] = {
792*4882a593Smuzhiyun "aud_1_sel",
793*4882a593Smuzhiyun "aud_2_sel"
794*4882a593Smuzhiyun };
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun static const char * const i2s3_m_ck_parents[] = {
797*4882a593Smuzhiyun "aud_1_sel",
798*4882a593Smuzhiyun "aud_2_sel"
799*4882a593Smuzhiyun };
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun static const char * const i2s4_m_ck_parents[] = {
802*4882a593Smuzhiyun "aud_1_sel",
803*4882a593Smuzhiyun "aud_2_sel"
804*4882a593Smuzhiyun };
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun static const char * const i2s5_m_ck_parents[] = {
807*4882a593Smuzhiyun "aud_1_sel",
808*4882a593Smuzhiyun "aud_2_sel"
809*4882a593Smuzhiyun };
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun static const struct mtk_composite top_aud_muxes[] = {
812*4882a593Smuzhiyun MUX(CLK_TOP_I2S0_M_SEL, "i2s0_m_ck_sel", i2s0_m_ck_parents,
813*4882a593Smuzhiyun 0x320, 8, 1),
814*4882a593Smuzhiyun MUX(CLK_TOP_I2S1_M_SEL, "i2s1_m_ck_sel", i2s1_m_ck_parents,
815*4882a593Smuzhiyun 0x320, 9, 1),
816*4882a593Smuzhiyun MUX(CLK_TOP_I2S2_M_SEL, "i2s2_m_ck_sel", i2s2_m_ck_parents,
817*4882a593Smuzhiyun 0x320, 10, 1),
818*4882a593Smuzhiyun MUX(CLK_TOP_I2S3_M_SEL, "i2s3_m_ck_sel", i2s3_m_ck_parents,
819*4882a593Smuzhiyun 0x320, 11, 1),
820*4882a593Smuzhiyun MUX(CLK_TOP_I2S4_M_SEL, "i2s4_m_ck_sel", i2s4_m_ck_parents,
821*4882a593Smuzhiyun 0x320, 12, 1),
822*4882a593Smuzhiyun MUX(CLK_TOP_I2S5_M_SEL, "i2s5_m_ck_sel", i2s5_m_ck_parents,
823*4882a593Smuzhiyun 0x328, 20, 1),
824*4882a593Smuzhiyun };
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun static struct mtk_composite top_aud_divs[] = {
827*4882a593Smuzhiyun DIV_GATE(CLK_TOP_APLL12_DIV0, "apll12_div0", "i2s0_m_ck_sel",
828*4882a593Smuzhiyun 0x320, 2, 0x324, 8, 0),
829*4882a593Smuzhiyun DIV_GATE(CLK_TOP_APLL12_DIV1, "apll12_div1", "i2s1_m_ck_sel",
830*4882a593Smuzhiyun 0x320, 3, 0x324, 8, 8),
831*4882a593Smuzhiyun DIV_GATE(CLK_TOP_APLL12_DIV2, "apll12_div2", "i2s2_m_ck_sel",
832*4882a593Smuzhiyun 0x320, 4, 0x324, 8, 16),
833*4882a593Smuzhiyun DIV_GATE(CLK_TOP_APLL12_DIV3, "apll12_div3", "i2s3_m_ck_sel",
834*4882a593Smuzhiyun 0x320, 5, 0x324, 8, 24),
835*4882a593Smuzhiyun DIV_GATE(CLK_TOP_APLL12_DIV4, "apll12_div4", "i2s4_m_ck_sel",
836*4882a593Smuzhiyun 0x320, 6, 0x328, 8, 0),
837*4882a593Smuzhiyun DIV_GATE(CLK_TOP_APLL12_DIVB, "apll12_divb", "apll12_div4",
838*4882a593Smuzhiyun 0x320, 7, 0x328, 8, 8),
839*4882a593Smuzhiyun DIV_GATE(CLK_TOP_APLL12_DIV5, "apll12_div5", "i2s5_m_ck_sel",
840*4882a593Smuzhiyun 0x328, 16, 0x328, 4, 28),
841*4882a593Smuzhiyun };
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun static const struct mtk_gate_regs infra0_cg_regs = {
844*4882a593Smuzhiyun .set_ofs = 0x80,
845*4882a593Smuzhiyun .clr_ofs = 0x84,
846*4882a593Smuzhiyun .sta_ofs = 0x90,
847*4882a593Smuzhiyun };
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun static const struct mtk_gate_regs infra1_cg_regs = {
850*4882a593Smuzhiyun .set_ofs = 0x88,
851*4882a593Smuzhiyun .clr_ofs = 0x8c,
852*4882a593Smuzhiyun .sta_ofs = 0x94,
853*4882a593Smuzhiyun };
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun static const struct mtk_gate_regs infra2_cg_regs = {
856*4882a593Smuzhiyun .set_ofs = 0xa4,
857*4882a593Smuzhiyun .clr_ofs = 0xa8,
858*4882a593Smuzhiyun .sta_ofs = 0xac,
859*4882a593Smuzhiyun };
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun static const struct mtk_gate_regs infra3_cg_regs = {
862*4882a593Smuzhiyun .set_ofs = 0xc0,
863*4882a593Smuzhiyun .clr_ofs = 0xc4,
864*4882a593Smuzhiyun .sta_ofs = 0xc8,
865*4882a593Smuzhiyun };
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun #define GATE_INFRA0(_id, _name, _parent, _shift) \
868*4882a593Smuzhiyun GATE_MTK(_id, _name, _parent, &infra0_cg_regs, _shift, \
869*4882a593Smuzhiyun &mtk_clk_gate_ops_setclr)
870*4882a593Smuzhiyun #define GATE_INFRA1(_id, _name, _parent, _shift) \
871*4882a593Smuzhiyun GATE_MTK(_id, _name, _parent, &infra1_cg_regs, _shift, \
872*4882a593Smuzhiyun &mtk_clk_gate_ops_setclr)
873*4882a593Smuzhiyun #define GATE_INFRA2(_id, _name, _parent, _shift) \
874*4882a593Smuzhiyun GATE_MTK(_id, _name, _parent, &infra2_cg_regs, _shift, \
875*4882a593Smuzhiyun &mtk_clk_gate_ops_setclr)
876*4882a593Smuzhiyun #define GATE_INFRA3(_id, _name, _parent, _shift) \
877*4882a593Smuzhiyun GATE_MTK(_id, _name, _parent, &infra3_cg_regs, _shift, \
878*4882a593Smuzhiyun &mtk_clk_gate_ops_setclr)
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun static const struct mtk_gate infra_clks[] = {
881*4882a593Smuzhiyun /* INFRA0 */
882*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_PMIC_TMR, "infra_pmic_tmr",
883*4882a593Smuzhiyun "axi_sel", 0),
884*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_PMIC_AP, "infra_pmic_ap",
885*4882a593Smuzhiyun "axi_sel", 1),
886*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_PMIC_MD, "infra_pmic_md",
887*4882a593Smuzhiyun "axi_sel", 2),
888*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_PMIC_CONN, "infra_pmic_conn",
889*4882a593Smuzhiyun "axi_sel", 3),
890*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_SCPSYS, "infra_scp",
891*4882a593Smuzhiyun "axi_sel", 4),
892*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_SEJ, "infra_sej",
893*4882a593Smuzhiyun "f_f26m_ck", 5),
894*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_APXGPT, "infra_apxgpt",
895*4882a593Smuzhiyun "axi_sel", 6),
896*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_ICUSB, "infra_icusb",
897*4882a593Smuzhiyun "axi_sel", 8),
898*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_GCE, "infra_gce",
899*4882a593Smuzhiyun "axi_sel", 9),
900*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_THERM, "infra_therm",
901*4882a593Smuzhiyun "axi_sel", 10),
902*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_I2C0, "infra_i2c0",
903*4882a593Smuzhiyun "i2c_sel", 11),
904*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_I2C1, "infra_i2c1",
905*4882a593Smuzhiyun "i2c_sel", 12),
906*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_I2C2, "infra_i2c2",
907*4882a593Smuzhiyun "i2c_sel", 13),
908*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_I2C3, "infra_i2c3",
909*4882a593Smuzhiyun "i2c_sel", 14),
910*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_PWM_HCLK, "infra_pwm_hclk",
911*4882a593Smuzhiyun "pwm_sel", 15),
912*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_PWM1, "infra_pwm1",
913*4882a593Smuzhiyun "pwm_sel", 16),
914*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_PWM2, "infra_pwm2",
915*4882a593Smuzhiyun "pwm_sel", 17),
916*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_PWM3, "infra_pwm3",
917*4882a593Smuzhiyun "pwm_sel", 18),
918*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_PWM4, "infra_pwm4",
919*4882a593Smuzhiyun "pwm_sel", 19),
920*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_PWM, "infra_pwm",
921*4882a593Smuzhiyun "pwm_sel", 21),
922*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_UART0, "infra_uart0",
923*4882a593Smuzhiyun "uart_sel", 22),
924*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_UART1, "infra_uart1",
925*4882a593Smuzhiyun "uart_sel", 23),
926*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_UART2, "infra_uart2",
927*4882a593Smuzhiyun "uart_sel", 24),
928*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_UART3, "infra_uart3",
929*4882a593Smuzhiyun "uart_sel", 25),
930*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_GCE_26M, "infra_gce_26m",
931*4882a593Smuzhiyun "axi_sel", 27),
932*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_CQ_DMA_FPC, "infra_cqdma_fpc",
933*4882a593Smuzhiyun "axi_sel", 28),
934*4882a593Smuzhiyun GATE_INFRA0(CLK_INFRA_BTIF, "infra_btif",
935*4882a593Smuzhiyun "axi_sel", 31),
936*4882a593Smuzhiyun /* INFRA1 */
937*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_SPI0, "infra_spi0",
938*4882a593Smuzhiyun "spi_sel", 1),
939*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_MSDC0, "infra_msdc0",
940*4882a593Smuzhiyun "msdc50_hclk_sel", 2),
941*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_MSDC1, "infra_msdc1",
942*4882a593Smuzhiyun "axi_sel", 4),
943*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_MSDC2, "infra_msdc2",
944*4882a593Smuzhiyun "axi_sel", 5),
945*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_MSDC0_SCK, "infra_msdc0_sck",
946*4882a593Smuzhiyun "msdc50_0_sel", 6),
947*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_DVFSRC, "infra_dvfsrc",
948*4882a593Smuzhiyun "f_f26m_ck", 7),
949*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_GCPU, "infra_gcpu",
950*4882a593Smuzhiyun "axi_sel", 8),
951*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_TRNG, "infra_trng",
952*4882a593Smuzhiyun "axi_sel", 9),
953*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_AUXADC, "infra_auxadc",
954*4882a593Smuzhiyun "f_f26m_ck", 10),
955*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_CPUM, "infra_cpum",
956*4882a593Smuzhiyun "axi_sel", 11),
957*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_CCIF1_AP, "infra_ccif1_ap",
958*4882a593Smuzhiyun "axi_sel", 12),
959*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_CCIF1_MD, "infra_ccif1_md",
960*4882a593Smuzhiyun "axi_sel", 13),
961*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_AUXADC_MD, "infra_auxadc_md",
962*4882a593Smuzhiyun "f_f26m_ck", 14),
963*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_MSDC1_SCK, "infra_msdc1_sck",
964*4882a593Smuzhiyun "msdc30_1_sel", 16),
965*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_MSDC2_SCK, "infra_msdc2_sck",
966*4882a593Smuzhiyun "msdc30_2_sel", 17),
967*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_AP_DMA, "infra_apdma",
968*4882a593Smuzhiyun "axi_sel", 18),
969*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_XIU, "infra_xiu",
970*4882a593Smuzhiyun "axi_sel", 19),
971*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_DEVICE_APC, "infra_device_apc",
972*4882a593Smuzhiyun "axi_sel", 20),
973*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_CCIF_AP, "infra_ccif_ap",
974*4882a593Smuzhiyun "axi_sel", 23),
975*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_DEBUGSYS, "infra_debugsys",
976*4882a593Smuzhiyun "axi_sel", 24),
977*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_AUD, "infra_audio",
978*4882a593Smuzhiyun "axi_sel", 25),
979*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_CCIF_MD, "infra_ccif_md",
980*4882a593Smuzhiyun "axi_sel", 26),
981*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_DXCC_SEC_CORE, "infra_dxcc_sec_core",
982*4882a593Smuzhiyun "dxcc_sel", 27),
983*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_DXCC_AO, "infra_dxcc_ao",
984*4882a593Smuzhiyun "dxcc_sel", 28),
985*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_DEVMPU_BCLK, "infra_devmpu_bclk",
986*4882a593Smuzhiyun "axi_sel", 30),
987*4882a593Smuzhiyun GATE_INFRA1(CLK_INFRA_DRAMC_F26M, "infra_dramc_f26m",
988*4882a593Smuzhiyun "f_f26m_ck", 31),
989*4882a593Smuzhiyun /* INFRA2 */
990*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_IRTX, "infra_irtx",
991*4882a593Smuzhiyun "f_f26m_ck", 0),
992*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_USB, "infra_usb",
993*4882a593Smuzhiyun "usb_top_sel", 1),
994*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_DISP_PWM, "infra_disppwm",
995*4882a593Smuzhiyun "axi_sel", 2),
996*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_AUD_26M_BCLK,
997*4882a593Smuzhiyun "infracfg_ao_audio_26m_bclk", "f_f26m_ck", 4),
998*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_SPI1, "infra_spi1",
999*4882a593Smuzhiyun "spi_sel", 6),
1000*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_I2C4, "infra_i2c4",
1001*4882a593Smuzhiyun "i2c_sel", 7),
1002*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_MODEM_TEMP_SHARE, "infra_md_tmp_share",
1003*4882a593Smuzhiyun "f_f26m_ck", 8),
1004*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_SPI2, "infra_spi2",
1005*4882a593Smuzhiyun "spi_sel", 9),
1006*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_SPI3, "infra_spi3",
1007*4882a593Smuzhiyun "spi_sel", 10),
1008*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_UNIPRO_SCK, "infra_unipro_sck",
1009*4882a593Smuzhiyun "fufs_sel", 11),
1010*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_UNIPRO_TICK, "infra_unipro_tick",
1011*4882a593Smuzhiyun "fufs_sel", 12),
1012*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_UFS_MP_SAP_BCLK, "infra_ufs_mp_sap_bck",
1013*4882a593Smuzhiyun "fufs_sel", 13),
1014*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_MD32_BCLK, "infra_md32_bclk",
1015*4882a593Smuzhiyun "axi_sel", 14),
1016*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_UNIPRO_MBIST, "infra_unipro_mbist",
1017*4882a593Smuzhiyun "axi_sel", 16),
1018*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_SSPM_BUS_HCLK, "infra_sspm_bus_hclk",
1019*4882a593Smuzhiyun "axi_sel", 17),
1020*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_I2C5, "infra_i2c5",
1021*4882a593Smuzhiyun "i2c_sel", 18),
1022*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_I2C5_ARBITER, "infra_i2c5_arbiter",
1023*4882a593Smuzhiyun "i2c_sel", 19),
1024*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_I2C5_IMM, "infra_i2c5_imm",
1025*4882a593Smuzhiyun "i2c_sel", 20),
1026*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_I2C1_ARBITER, "infra_i2c1_arbiter",
1027*4882a593Smuzhiyun "i2c_sel", 21),
1028*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_I2C1_IMM, "infra_i2c1_imm",
1029*4882a593Smuzhiyun "i2c_sel", 22),
1030*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_I2C2_ARBITER, "infra_i2c2_arbiter",
1031*4882a593Smuzhiyun "i2c_sel", 23),
1032*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_I2C2_IMM, "infra_i2c2_imm",
1033*4882a593Smuzhiyun "i2c_sel", 24),
1034*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_SPI4, "infra_spi4",
1035*4882a593Smuzhiyun "spi_sel", 25),
1036*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_SPI5, "infra_spi5",
1037*4882a593Smuzhiyun "spi_sel", 26),
1038*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_CQ_DMA, "infra_cqdma",
1039*4882a593Smuzhiyun "axi_sel", 27),
1040*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_UFS, "infra_ufs",
1041*4882a593Smuzhiyun "fufs_sel", 28),
1042*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_AES_UFSFDE, "infra_aes_ufsfde",
1043*4882a593Smuzhiyun "faes_ufsfde_sel", 29),
1044*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_UFS_TICK, "infra_ufs_tick",
1045*4882a593Smuzhiyun "fufs_sel", 30),
1046*4882a593Smuzhiyun GATE_INFRA2(CLK_INFRA_SSUSB_XHCI, "infra_ssusb_xhci",
1047*4882a593Smuzhiyun "ssusb_top_xhci_sel", 31),
1048*4882a593Smuzhiyun /* INFRA3 */
1049*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_MSDC0_SELF, "infra_msdc0_self",
1050*4882a593Smuzhiyun "msdc50_0_sel", 0),
1051*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_MSDC1_SELF, "infra_msdc1_self",
1052*4882a593Smuzhiyun "msdc50_0_sel", 1),
1053*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_MSDC2_SELF, "infra_msdc2_self",
1054*4882a593Smuzhiyun "msdc50_0_sel", 2),
1055*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_SSPM_26M_SELF, "infra_sspm_26m_self",
1056*4882a593Smuzhiyun "f_f26m_ck", 3),
1057*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_SSPM_32K_SELF, "infra_sspm_32k_self",
1058*4882a593Smuzhiyun "f_f26m_ck", 4),
1059*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_UFS_AXI, "infra_ufs_axi",
1060*4882a593Smuzhiyun "axi_sel", 5),
1061*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_I2C6, "infra_i2c6",
1062*4882a593Smuzhiyun "i2c_sel", 6),
1063*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_AP_MSDC0, "infra_ap_msdc0",
1064*4882a593Smuzhiyun "msdc50_hclk_sel", 7),
1065*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_MD_MSDC0, "infra_md_msdc0",
1066*4882a593Smuzhiyun "msdc50_hclk_sel", 8),
1067*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_CCIF2_AP, "infra_ccif2_ap",
1068*4882a593Smuzhiyun "axi_sel", 16),
1069*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_CCIF2_MD, "infra_ccif2_md",
1070*4882a593Smuzhiyun "axi_sel", 17),
1071*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_CCIF3_AP, "infra_ccif3_ap",
1072*4882a593Smuzhiyun "axi_sel", 18),
1073*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_CCIF3_MD, "infra_ccif3_md",
1074*4882a593Smuzhiyun "axi_sel", 19),
1075*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_SEJ_F13M, "infra_sej_f13m",
1076*4882a593Smuzhiyun "f_f26m_ck", 20),
1077*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_AES_BCLK, "infra_aes_bclk",
1078*4882a593Smuzhiyun "axi_sel", 21),
1079*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_I2C7, "infra_i2c7",
1080*4882a593Smuzhiyun "i2c_sel", 22),
1081*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_I2C8, "infra_i2c8",
1082*4882a593Smuzhiyun "i2c_sel", 23),
1083*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_FBIST2FPC, "infra_fbist2fpc",
1084*4882a593Smuzhiyun "msdc50_0_sel", 24),
1085*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_DPMAIF_CK, "infra_dpmaif",
1086*4882a593Smuzhiyun "dpmaif_sel", 26),
1087*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_FADSP, "infra_fadsp",
1088*4882a593Smuzhiyun "adsp_sel", 27),
1089*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_CCIF4_AP, "infra_ccif4_ap",
1090*4882a593Smuzhiyun "axi_sel", 28),
1091*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_CCIF4_MD, "infra_ccif4_md",
1092*4882a593Smuzhiyun "axi_sel", 29),
1093*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_SPI6, "infra_spi6",
1094*4882a593Smuzhiyun "spi_sel", 30),
1095*4882a593Smuzhiyun GATE_INFRA3(CLK_INFRA_SPI7, "infra_spi7",
1096*4882a593Smuzhiyun "spi_sel", 31),
1097*4882a593Smuzhiyun };
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun static const struct mtk_gate_regs apmixed_cg_regs = {
1100*4882a593Smuzhiyun .set_ofs = 0x20,
1101*4882a593Smuzhiyun .clr_ofs = 0x20,
1102*4882a593Smuzhiyun .sta_ofs = 0x20,
1103*4882a593Smuzhiyun };
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun #define GATE_APMIXED_FLAGS(_id, _name, _parent, _shift, _flags) \
1106*4882a593Smuzhiyun GATE_MTK_FLAGS(_id, _name, _parent, &apmixed_cg_regs, \
1107*4882a593Smuzhiyun _shift, &mtk_clk_gate_ops_no_setclr_inv, _flags)
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun #define GATE_APMIXED(_id, _name, _parent, _shift) \
1110*4882a593Smuzhiyun GATE_APMIXED_FLAGS(_id, _name, _parent, _shift, 0)
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun /*
1113*4882a593Smuzhiyun * CRITICAL CLOCK:
1114*4882a593Smuzhiyun * apmixed_appll26m is the toppest clock gate of all PLLs.
1115*4882a593Smuzhiyun */
1116*4882a593Smuzhiyun static const struct mtk_gate apmixed_clks[] = {
1117*4882a593Smuzhiyun GATE_APMIXED(CLK_APMIXED_SSUSB26M, "apmixed_ssusb26m",
1118*4882a593Smuzhiyun "f_f26m_ck", 4),
1119*4882a593Smuzhiyun GATE_APMIXED_FLAGS(CLK_APMIXED_APPLL26M, "apmixed_appll26m",
1120*4882a593Smuzhiyun "f_f26m_ck", 5, CLK_IS_CRITICAL),
1121*4882a593Smuzhiyun GATE_APMIXED(CLK_APMIXED_MIPIC0_26M, "apmixed_mipic026m",
1122*4882a593Smuzhiyun "f_f26m_ck", 6),
1123*4882a593Smuzhiyun GATE_APMIXED(CLK_APMIXED_MDPLLGP26M, "apmixed_mdpll26m",
1124*4882a593Smuzhiyun "f_f26m_ck", 7),
1125*4882a593Smuzhiyun GATE_APMIXED(CLK_APMIXED_MM_F26M, "apmixed_mmsys26m",
1126*4882a593Smuzhiyun "f_f26m_ck", 8),
1127*4882a593Smuzhiyun GATE_APMIXED(CLK_APMIXED_UFS26M, "apmixed_ufs26m",
1128*4882a593Smuzhiyun "f_f26m_ck", 9),
1129*4882a593Smuzhiyun GATE_APMIXED(CLK_APMIXED_MIPIC1_26M, "apmixed_mipic126m",
1130*4882a593Smuzhiyun "f_f26m_ck", 11),
1131*4882a593Smuzhiyun GATE_APMIXED(CLK_APMIXED_MEMPLL26M, "apmixed_mempll26m",
1132*4882a593Smuzhiyun "f_f26m_ck", 13),
1133*4882a593Smuzhiyun GATE_APMIXED(CLK_APMIXED_CLKSQ_LVPLL_26M, "apmixed_lvpll26m",
1134*4882a593Smuzhiyun "f_f26m_ck", 14),
1135*4882a593Smuzhiyun GATE_APMIXED(CLK_APMIXED_MIPID0_26M, "apmixed_mipid026m",
1136*4882a593Smuzhiyun "f_f26m_ck", 16),
1137*4882a593Smuzhiyun GATE_APMIXED(CLK_APMIXED_MIPID1_26M, "apmixed_mipid126m",
1138*4882a593Smuzhiyun "f_f26m_ck", 17),
1139*4882a593Smuzhiyun };
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun #define MT6779_PLL_FMAX (3800UL * MHZ)
1142*4882a593Smuzhiyun #define MT6779_PLL_FMIN (1500UL * MHZ)
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun #define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, \
1145*4882a593Smuzhiyun _rst_bar_mask, _pcwbits, _pcwibits, _pd_reg, \
1146*4882a593Smuzhiyun _pd_shift, _tuner_reg, _tuner_en_reg, \
1147*4882a593Smuzhiyun _tuner_en_bit, _pcw_reg, _pcw_shift, \
1148*4882a593Smuzhiyun _pcw_chg_reg, _div_table) { \
1149*4882a593Smuzhiyun .id = _id, \
1150*4882a593Smuzhiyun .name = _name, \
1151*4882a593Smuzhiyun .reg = _reg, \
1152*4882a593Smuzhiyun .pwr_reg = _pwr_reg, \
1153*4882a593Smuzhiyun .en_mask = _en_mask, \
1154*4882a593Smuzhiyun .flags = _flags, \
1155*4882a593Smuzhiyun .rst_bar_mask = _rst_bar_mask, \
1156*4882a593Smuzhiyun .fmax = MT6779_PLL_FMAX, \
1157*4882a593Smuzhiyun .fmin = MT6779_PLL_FMIN, \
1158*4882a593Smuzhiyun .pcwbits = _pcwbits, \
1159*4882a593Smuzhiyun .pcwibits = _pcwibits, \
1160*4882a593Smuzhiyun .pd_reg = _pd_reg, \
1161*4882a593Smuzhiyun .pd_shift = _pd_shift, \
1162*4882a593Smuzhiyun .tuner_reg = _tuner_reg, \
1163*4882a593Smuzhiyun .tuner_en_reg = _tuner_en_reg, \
1164*4882a593Smuzhiyun .tuner_en_bit = _tuner_en_bit, \
1165*4882a593Smuzhiyun .pcw_reg = _pcw_reg, \
1166*4882a593Smuzhiyun .pcw_shift = _pcw_shift, \
1167*4882a593Smuzhiyun .pcw_chg_reg = _pcw_chg_reg, \
1168*4882a593Smuzhiyun .div_table = _div_table, \
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, \
1172*4882a593Smuzhiyun _rst_bar_mask, _pcwbits, _pcwibits, _pd_reg, \
1173*4882a593Smuzhiyun _pd_shift, _tuner_reg, _tuner_en_reg, \
1174*4882a593Smuzhiyun _tuner_en_bit, _pcw_reg, _pcw_shift, \
1175*4882a593Smuzhiyun _pcw_chg_reg) \
1176*4882a593Smuzhiyun PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, \
1177*4882a593Smuzhiyun _rst_bar_mask, _pcwbits, _pcwibits, _pd_reg, \
1178*4882a593Smuzhiyun _pd_shift, _tuner_reg, _tuner_en_reg, \
1179*4882a593Smuzhiyun _tuner_en_bit, _pcw_reg, _pcw_shift, \
1180*4882a593Smuzhiyun _pcw_chg_reg, NULL)
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun static const struct mtk_pll_data plls[] = {
1183*4882a593Smuzhiyun PLL(CLK_APMIXED_ARMPLL_LL, "armpll_ll", 0x0200, 0x020C, BIT(0),
1184*4882a593Smuzhiyun PLL_AO, 0, 22, 8, 0x0204, 24, 0, 0, 0, 0x0204, 0, 0),
1185*4882a593Smuzhiyun PLL(CLK_APMIXED_ARMPLL_BL, "armpll_bl", 0x0210, 0x021C, BIT(0),
1186*4882a593Smuzhiyun PLL_AO, 0, 22, 8, 0x0214, 24, 0, 0, 0, 0x0214, 0, 0),
1187*4882a593Smuzhiyun PLL(CLK_APMIXED_CCIPLL, "ccipll", 0x02A0, 0x02AC, BIT(0),
1188*4882a593Smuzhiyun PLL_AO, 0, 22, 8, 0x02A4, 24, 0, 0, 0, 0x02A4, 0, 0),
1189*4882a593Smuzhiyun PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x0230, 0x023C, BIT(0),
1190*4882a593Smuzhiyun (HAVE_RST_BAR), BIT(24), 22, 8, 0x0234, 24, 0, 0, 0,
1191*4882a593Smuzhiyun 0x0234, 0, 0),
1192*4882a593Smuzhiyun PLL(CLK_APMIXED_UNIV2PLL, "univ2pll", 0x0240, 0x024C, BIT(0),
1193*4882a593Smuzhiyun (HAVE_RST_BAR), BIT(24), 22, 8, 0x0244, 24,
1194*4882a593Smuzhiyun 0, 0, 0, 0x0244, 0, 0),
1195*4882a593Smuzhiyun PLL(CLK_APMIXED_MFGPLL, "mfgpll", 0x0250, 0x025C, BIT(0),
1196*4882a593Smuzhiyun 0, 0, 22, 8, 0x0254, 24, 0, 0, 0, 0x0254, 0, 0),
1197*4882a593Smuzhiyun PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x0260, 0x026C, BIT(0),
1198*4882a593Smuzhiyun 0, 0, 22, 8, 0x0264, 24, 0, 0, 0, 0x0264, 0, 0),
1199*4882a593Smuzhiyun PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x0270, 0x027C, BIT(0),
1200*4882a593Smuzhiyun 0, 0, 22, 8, 0x0274, 24, 0, 0, 0, 0x0274, 0, 0),
1201*4882a593Smuzhiyun PLL(CLK_APMIXED_ADSPPLL, "adsppll", 0x02b0, 0x02bC, BIT(0),
1202*4882a593Smuzhiyun (HAVE_RST_BAR), BIT(23), 22, 8, 0x02b4, 24,
1203*4882a593Smuzhiyun 0, 0, 0, 0x02b4, 0, 0),
1204*4882a593Smuzhiyun PLL(CLK_APMIXED_MMPLL, "mmpll", 0x0280, 0x028C, BIT(0),
1205*4882a593Smuzhiyun (HAVE_RST_BAR), BIT(23), 22, 8, 0x0284, 24,
1206*4882a593Smuzhiyun 0, 0, 0, 0x0284, 0, 0),
1207*4882a593Smuzhiyun PLL(CLK_APMIXED_APLL1, "apll1", 0x02C0, 0x02D0, BIT(0),
1208*4882a593Smuzhiyun 0, 0, 32, 8, 0x02C0, 1, 0, 0x14, 0, 0x02C4, 0, 0x2C0),
1209*4882a593Smuzhiyun PLL(CLK_APMIXED_APLL2, "apll2", 0x02D4, 0x02E4, BIT(0),
1210*4882a593Smuzhiyun 0, 0, 32, 8, 0x02D4, 1, 0, 0x14, 1, 0x02D8, 0, 0x02D4),
1211*4882a593Smuzhiyun };
1212*4882a593Smuzhiyun
clk_mt6779_apmixed_probe(struct platform_device * pdev)1213*4882a593Smuzhiyun static int clk_mt6779_apmixed_probe(struct platform_device *pdev)
1214*4882a593Smuzhiyun {
1215*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
1216*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data);
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun mtk_clk_register_gates(node, apmixed_clks,
1223*4882a593Smuzhiyun ARRAY_SIZE(apmixed_clks), clk_data);
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun
clk_mt6779_top_probe(struct platform_device * pdev)1228*4882a593Smuzhiyun static int clk_mt6779_top_probe(struct platform_device *pdev)
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun void __iomem *base;
1231*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
1232*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun base = devm_platform_ioremap_resource(pdev, 0);
1235*4882a593Smuzhiyun if (IS_ERR(base))
1236*4882a593Smuzhiyun return PTR_ERR(base);
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun mtk_clk_register_fixed_clks(top_fixed_clks, ARRAY_SIZE(top_fixed_clks),
1241*4882a593Smuzhiyun clk_data);
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs), clk_data);
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun mtk_clk_register_muxes(top_muxes, ARRAY_SIZE(top_muxes),
1246*4882a593Smuzhiyun node, &mt6779_clk_lock, clk_data);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun mtk_clk_register_composites(top_aud_muxes, ARRAY_SIZE(top_aud_muxes),
1249*4882a593Smuzhiyun base, &mt6779_clk_lock, clk_data);
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun mtk_clk_register_composites(top_aud_divs, ARRAY_SIZE(top_aud_divs),
1252*4882a593Smuzhiyun base, &mt6779_clk_lock, clk_data);
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun
clk_mt6779_infra_probe(struct platform_device * pdev)1257*4882a593Smuzhiyun static int clk_mt6779_infra_probe(struct platform_device *pdev)
1258*4882a593Smuzhiyun {
1259*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
1260*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_INFRA_NR_CLK);
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun mtk_clk_register_gates(node, infra_clks, ARRAY_SIZE(infra_clks),
1265*4882a593Smuzhiyun clk_data);
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun static const struct of_device_id of_match_clk_mt6779[] = {
1271*4882a593Smuzhiyun {
1272*4882a593Smuzhiyun .compatible = "mediatek,mt6779-apmixed",
1273*4882a593Smuzhiyun .data = clk_mt6779_apmixed_probe,
1274*4882a593Smuzhiyun }, {
1275*4882a593Smuzhiyun .compatible = "mediatek,mt6779-topckgen",
1276*4882a593Smuzhiyun .data = clk_mt6779_top_probe,
1277*4882a593Smuzhiyun }, {
1278*4882a593Smuzhiyun .compatible = "mediatek,mt6779-infracfg_ao",
1279*4882a593Smuzhiyun .data = clk_mt6779_infra_probe,
1280*4882a593Smuzhiyun }, {
1281*4882a593Smuzhiyun /* sentinel */
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun };
1284*4882a593Smuzhiyun
clk_mt6779_probe(struct platform_device * pdev)1285*4882a593Smuzhiyun static int clk_mt6779_probe(struct platform_device *pdev)
1286*4882a593Smuzhiyun {
1287*4882a593Smuzhiyun int (*clk_probe)(struct platform_device *pdev);
1288*4882a593Smuzhiyun int r;
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun clk_probe = of_device_get_match_data(&pdev->dev);
1291*4882a593Smuzhiyun if (!clk_probe)
1292*4882a593Smuzhiyun return -EINVAL;
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun r = clk_probe(pdev);
1295*4882a593Smuzhiyun if (r)
1296*4882a593Smuzhiyun dev_err(&pdev->dev,
1297*4882a593Smuzhiyun "could not register clock provider: %s: %d\n",
1298*4882a593Smuzhiyun pdev->name, r);
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun return r;
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun static struct platform_driver clk_mt6779_drv = {
1304*4882a593Smuzhiyun .probe = clk_mt6779_probe,
1305*4882a593Smuzhiyun .driver = {
1306*4882a593Smuzhiyun .name = "clk-mt6779",
1307*4882a593Smuzhiyun .of_match_table = of_match_clk_mt6779,
1308*4882a593Smuzhiyun },
1309*4882a593Smuzhiyun };
1310*4882a593Smuzhiyun
clk_mt6779_init(void)1311*4882a593Smuzhiyun static int __init clk_mt6779_init(void)
1312*4882a593Smuzhiyun {
1313*4882a593Smuzhiyun return platform_driver_register(&clk_mt6779_drv);
1314*4882a593Smuzhiyun }
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun arch_initcall(clk_mt6779_init);
1317