xref: /OK3568_Linux_fs/kernel/drivers/clk/mediatek/clk-mt6765.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: Owen Chen <owen.chen@mediatek.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/of_address.h>
10*4882a593Smuzhiyun #include <linux/slab.h>
11*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include "clk-mtk.h"
16*4882a593Smuzhiyun #include "clk-gate.h"
17*4882a593Smuzhiyun #include "clk-mux.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <dt-bindings/clock/mt6765-clk.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /*fmeter div select 4*/
22*4882a593Smuzhiyun #define _DIV4_ 1
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun static DEFINE_SPINLOCK(mt6765_clk_lock);
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* Total 12 subsys */
27*4882a593Smuzhiyun static void __iomem *cksys_base;
28*4882a593Smuzhiyun static void __iomem *apmixed_base;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* CKSYS */
31*4882a593Smuzhiyun #define CLK_SCP_CFG_0		(cksys_base + 0x200)
32*4882a593Smuzhiyun #define CLK_SCP_CFG_1		(cksys_base + 0x204)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* CG */
35*4882a593Smuzhiyun #define AP_PLL_CON3		(apmixed_base + 0x0C)
36*4882a593Smuzhiyun #define PLLON_CON0		(apmixed_base + 0x44)
37*4882a593Smuzhiyun #define PLLON_CON1		(apmixed_base + 0x48)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* clk cfg update */
40*4882a593Smuzhiyun #define CLK_CFG_0		0x40
41*4882a593Smuzhiyun #define CLK_CFG_0_SET		0x44
42*4882a593Smuzhiyun #define CLK_CFG_0_CLR		0x48
43*4882a593Smuzhiyun #define CLK_CFG_1		0x50
44*4882a593Smuzhiyun #define CLK_CFG_1_SET		0x54
45*4882a593Smuzhiyun #define CLK_CFG_1_CLR		0x58
46*4882a593Smuzhiyun #define CLK_CFG_2		0x60
47*4882a593Smuzhiyun #define CLK_CFG_2_SET		0x64
48*4882a593Smuzhiyun #define CLK_CFG_2_CLR		0x68
49*4882a593Smuzhiyun #define CLK_CFG_3		0x70
50*4882a593Smuzhiyun #define CLK_CFG_3_SET		0x74
51*4882a593Smuzhiyun #define CLK_CFG_3_CLR		0x78
52*4882a593Smuzhiyun #define CLK_CFG_4		0x80
53*4882a593Smuzhiyun #define CLK_CFG_4_SET		0x84
54*4882a593Smuzhiyun #define CLK_CFG_4_CLR		0x88
55*4882a593Smuzhiyun #define CLK_CFG_5		0x90
56*4882a593Smuzhiyun #define CLK_CFG_5_SET		0x94
57*4882a593Smuzhiyun #define CLK_CFG_5_CLR		0x98
58*4882a593Smuzhiyun #define CLK_CFG_6		0xa0
59*4882a593Smuzhiyun #define CLK_CFG_6_SET		0xa4
60*4882a593Smuzhiyun #define CLK_CFG_6_CLR		0xa8
61*4882a593Smuzhiyun #define CLK_CFG_7		0xb0
62*4882a593Smuzhiyun #define CLK_CFG_7_SET		0xb4
63*4882a593Smuzhiyun #define CLK_CFG_7_CLR		0xb8
64*4882a593Smuzhiyun #define CLK_CFG_8		0xc0
65*4882a593Smuzhiyun #define CLK_CFG_8_SET		0xc4
66*4882a593Smuzhiyun #define CLK_CFG_8_CLR		0xc8
67*4882a593Smuzhiyun #define CLK_CFG_9		0xd0
68*4882a593Smuzhiyun #define CLK_CFG_9_SET		0xd4
69*4882a593Smuzhiyun #define CLK_CFG_9_CLR		0xd8
70*4882a593Smuzhiyun #define CLK_CFG_10		0xe0
71*4882a593Smuzhiyun #define CLK_CFG_10_SET		0xe4
72*4882a593Smuzhiyun #define CLK_CFG_10_CLR		0xe8
73*4882a593Smuzhiyun #define CLK_CFG_UPDATE		0x004
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun static const struct mtk_fixed_clk fixed_clks[] = {
76*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_F_FRTC, "f_frtc_ck", "clk32k", 32768),
77*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_CLK26M, "clk_26m_ck", "clk26m", 26000000),
78*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_DMPLL, "dmpll_ck", NULL, 466000000),
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun static const struct mtk_fixed_factor top_divs[] = {
82*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL, "syspll_ck", "mainpll", 1, 1),
83*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "mainpll", 1, 2),
84*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1, 2),
85*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL1_D4, "syspll1_d4", "syspll_d2", 1, 4),
86*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL1_D8, "syspll1_d8", "syspll_d2", 1, 8),
87*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL1_D16, "syspll1_d16", "syspll_d2", 1, 16),
88*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "mainpll", 1, 3),
89*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL2_D2, "syspll2_d2", "syspll_d3", 1, 2),
90*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL2_D4, "syspll2_d4", "syspll_d3", 1, 4),
91*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL2_D8, "syspll2_d8", "syspll_d3", 1, 8),
92*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll", 1, 5),
93*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "syspll_d5", 1, 2),
94*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL3_D4, "syspll3_d4", "syspll_d5", 1, 4),
95*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D7, "syspll_d7", "mainpll", 1, 7),
96*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL4_D2, "syspll4_d2", "syspll_d7", 1, 2),
97*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL4_D4, "syspll4_d4", "syspll_d7", 1, 4),
98*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL, "univpll", "univ2pll", 1, 2),
99*4882a593Smuzhiyun 	FACTOR(CLK_TOP_USB20_192M, "usb20_192m_ck", "univpll", 2, 13),
100*4882a593Smuzhiyun 	FACTOR(CLK_TOP_USB20_192M_D4, "usb20_192m_d4", "usb20_192m_ck", 1, 4),
101*4882a593Smuzhiyun 	FACTOR(CLK_TOP_USB20_192M_D8, "usb20_192m_d8", "usb20_192m_ck", 1, 8),
102*4882a593Smuzhiyun 	FACTOR(CLK_TOP_USB20_192M_D16,
103*4882a593Smuzhiyun 	       "usb20_192m_d16", "usb20_192m_ck", 1, 16),
104*4882a593Smuzhiyun 	FACTOR(CLK_TOP_USB20_192M_D32,
105*4882a593Smuzhiyun 	       "usb20_192m_d32", "usb20_192m_ck", 1, 32),
106*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll", 1, 2),
107*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll_d2", 1, 2),
108*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univpll_d2", 1, 4),
109*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3),
110*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univpll_d3", 1, 2),
111*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univpll_d3", 1, 4),
112*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univpll_d3", 1, 8),
113*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL2_D32, "univpll2_d32", "univpll_d3", 1, 32),
114*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5),
115*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL3_D2, "univpll3_d2", "univpll_d5", 1, 2),
116*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL3_D4, "univpll3_d4", "univpll_d5", 1, 4),
117*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL, "mmpll_ck", "mmpll", 1, 1),
118*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll_ck", 1, 2),
119*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MPLL, "mpll_ck", "mpll", 1, 1),
120*4882a593Smuzhiyun 	FACTOR(CLK_TOP_DA_MPLL_104M_DIV, "mpll_104m_div", "mpll_ck", 1, 2),
121*4882a593Smuzhiyun 	FACTOR(CLK_TOP_DA_MPLL_52M_DIV, "mpll_52m_div", "mpll_ck", 1, 4),
122*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MFGPLL, "mfgpll_ck", "mfgpll", 1, 1),
123*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MSDCPLL, "msdcpll_ck", "msdcpll", 1, 1),
124*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll_ck", 1, 2),
125*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL1, "apll1_ck", "apll1", 1, 1),
126*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL1_D2, "apll1_d2", "apll1_ck", 1, 2),
127*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL1_D4, "apll1_d4", "apll1_ck", 1, 4),
128*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL1_D8, "apll1_d8", "apll1_ck", 1, 8),
129*4882a593Smuzhiyun 	FACTOR(CLK_TOP_ULPOSC1, "ulposc1_ck", "ulposc1", 1, 1),
130*4882a593Smuzhiyun 	FACTOR(CLK_TOP_ULPOSC1_D2, "ulposc1_d2", "ulposc1_ck", 1, 2),
131*4882a593Smuzhiyun 	FACTOR(CLK_TOP_ULPOSC1_D4, "ulposc1_d4", "ulposc1_ck", 1, 4),
132*4882a593Smuzhiyun 	FACTOR(CLK_TOP_ULPOSC1_D8, "ulposc1_d8", "ulposc1_ck", 1, 8),
133*4882a593Smuzhiyun 	FACTOR(CLK_TOP_ULPOSC1_D16, "ulposc1_d16", "ulposc1_ck", 1, 16),
134*4882a593Smuzhiyun 	FACTOR(CLK_TOP_ULPOSC1_D32, "ulposc1_d32", "ulposc1_ck", 1, 32),
135*4882a593Smuzhiyun 	FACTOR(CLK_TOP_F_F26M, "f_f26m_ck", "clk_26m_ck", 1, 1),
136*4882a593Smuzhiyun 	FACTOR(CLK_TOP_AXI, "axi_ck", "axi_sel", 1, 1),
137*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MM, "mm_ck", "mm_sel", 1, 1),
138*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SCP, "scp_ck", "scp_sel", 1, 1),
139*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MFG, "mfg_ck", "mfg_sel", 1, 1),
140*4882a593Smuzhiyun 	FACTOR(CLK_TOP_F_FUART, "f_fuart_ck", "uart_sel", 1, 1),
141*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SPI, "spi_ck", "spi_sel", 1, 1),
142*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MSDC50_0, "msdc50_0_ck", "msdc50_0_sel", 1, 1),
143*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MSDC30_1, "msdc30_1_ck", "msdc30_1_sel", 1, 1),
144*4882a593Smuzhiyun 	FACTOR(CLK_TOP_AUDIO, "audio_ck", "audio_sel", 1, 1),
145*4882a593Smuzhiyun 	FACTOR(CLK_TOP_AUD_1, "aud_1_ck", "aud_1_sel", 1, 1),
146*4882a593Smuzhiyun 	FACTOR(CLK_TOP_AUD_ENGEN1, "aud_engen1_ck", "aud_engen1_sel", 1, 1),
147*4882a593Smuzhiyun 	FACTOR(CLK_TOP_F_FDISP_PWM, "f_fdisp_pwm_ck", "disp_pwm_sel", 1, 1),
148*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SSPM, "sspm_ck", "sspm_sel", 1, 1),
149*4882a593Smuzhiyun 	FACTOR(CLK_TOP_DXCC, "dxcc_ck", "dxcc_sel", 1, 1),
150*4882a593Smuzhiyun 	FACTOR(CLK_TOP_I2C, "i2c_ck", "i2c_sel", 1, 1),
151*4882a593Smuzhiyun 	FACTOR(CLK_TOP_F_FPWM, "f_fpwm_ck", "pwm_sel", 1, 1),
152*4882a593Smuzhiyun 	FACTOR(CLK_TOP_F_FSENINF, "f_fseninf_ck", "seninf_sel", 1, 1),
153*4882a593Smuzhiyun 	FACTOR(CLK_TOP_AES_FDE, "aes_fde_ck", "aes_fde_sel", 1, 1),
154*4882a593Smuzhiyun 	FACTOR(CLK_TOP_F_BIST2FPC, "f_bist2fpc_ck", "univpll2_d2", 1, 1),
155*4882a593Smuzhiyun 	FACTOR(CLK_TOP_ARMPLL_DIVIDER_PLL0, "arm_div_pll0", "syspll_d2", 1, 1),
156*4882a593Smuzhiyun 	FACTOR(CLK_TOP_ARMPLL_DIVIDER_PLL1, "arm_div_pll1", "syspll_ck", 1, 1),
157*4882a593Smuzhiyun 	FACTOR(CLK_TOP_ARMPLL_DIVIDER_PLL2, "arm_div_pll2", "univpll_d2", 1, 1),
158*4882a593Smuzhiyun 	FACTOR(CLK_TOP_DA_USB20_48M_DIV,
159*4882a593Smuzhiyun 	       "usb20_48m_div", "usb20_192m_d4", 1, 1),
160*4882a593Smuzhiyun 	FACTOR(CLK_TOP_DA_UNIV_48M_DIV, "univ_48m_div", "usb20_192m_d4", 1, 1),
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static const char * const axi_parents[] = {
164*4882a593Smuzhiyun 	"clk26m",
165*4882a593Smuzhiyun 	"syspll_d7",
166*4882a593Smuzhiyun 	"syspll1_d4",
167*4882a593Smuzhiyun 	"syspll3_d2"
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun static const char * const mem_parents[] = {
171*4882a593Smuzhiyun 	"clk26m",
172*4882a593Smuzhiyun 	"dmpll_ck",
173*4882a593Smuzhiyun 	"apll1_ck"
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static const char * const mm_parents[] = {
177*4882a593Smuzhiyun 	"clk26m",
178*4882a593Smuzhiyun 	"mmpll_ck",
179*4882a593Smuzhiyun 	"syspll1_d2",
180*4882a593Smuzhiyun 	"syspll_d5",
181*4882a593Smuzhiyun 	"syspll1_d4",
182*4882a593Smuzhiyun 	"univpll_d5",
183*4882a593Smuzhiyun 	"univpll1_d2",
184*4882a593Smuzhiyun 	"mmpll_d2"
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun static const char * const scp_parents[] = {
188*4882a593Smuzhiyun 	"clk26m",
189*4882a593Smuzhiyun 	"syspll4_d2",
190*4882a593Smuzhiyun 	"univpll2_d2",
191*4882a593Smuzhiyun 	"syspll1_d2",
192*4882a593Smuzhiyun 	"univpll1_d2",
193*4882a593Smuzhiyun 	"syspll_d3",
194*4882a593Smuzhiyun 	"univpll_d3"
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static const char * const mfg_parents[] = {
198*4882a593Smuzhiyun 	"clk26m",
199*4882a593Smuzhiyun 	"mfgpll_ck",
200*4882a593Smuzhiyun 	"syspll_d3",
201*4882a593Smuzhiyun 	"univpll_d3"
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun static const char * const atb_parents[] = {
205*4882a593Smuzhiyun 	"clk26m",
206*4882a593Smuzhiyun 	"syspll1_d4",
207*4882a593Smuzhiyun 	"syspll1_d2"
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun static const char * const camtg_parents[] = {
211*4882a593Smuzhiyun 	"clk26m",
212*4882a593Smuzhiyun 	"usb20_192m_d8",
213*4882a593Smuzhiyun 	"univpll2_d8",
214*4882a593Smuzhiyun 	"usb20_192m_d4",
215*4882a593Smuzhiyun 	"univpll2_d32",
216*4882a593Smuzhiyun 	"usb20_192m_d16",
217*4882a593Smuzhiyun 	"usb20_192m_d32"
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun static const char * const uart_parents[] = {
221*4882a593Smuzhiyun 	"clk26m",
222*4882a593Smuzhiyun 	"univpll2_d8"
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun static const char * const spi_parents[] = {
226*4882a593Smuzhiyun 	"clk26m",
227*4882a593Smuzhiyun 	"syspll3_d2",
228*4882a593Smuzhiyun 	"syspll4_d2",
229*4882a593Smuzhiyun 	"syspll2_d4"
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun static const char * const msdc5hclk_parents[] = {
233*4882a593Smuzhiyun 	"clk26m",
234*4882a593Smuzhiyun 	"syspll1_d2",
235*4882a593Smuzhiyun 	"univpll1_d4",
236*4882a593Smuzhiyun 	"syspll2_d2"
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun static const char * const msdc50_0_parents[] = {
240*4882a593Smuzhiyun 	"clk26m",
241*4882a593Smuzhiyun 	"msdcpll_ck",
242*4882a593Smuzhiyun 	"syspll2_d2",
243*4882a593Smuzhiyun 	"syspll4_d2",
244*4882a593Smuzhiyun 	"univpll1_d2",
245*4882a593Smuzhiyun 	"syspll1_d2",
246*4882a593Smuzhiyun 	"univpll_d5",
247*4882a593Smuzhiyun 	"univpll1_d4"
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun static const char * const msdc30_1_parents[] = {
251*4882a593Smuzhiyun 	"clk26m",
252*4882a593Smuzhiyun 	"msdcpll_d2",
253*4882a593Smuzhiyun 	"univpll2_d2",
254*4882a593Smuzhiyun 	"syspll2_d2",
255*4882a593Smuzhiyun 	"syspll1_d4",
256*4882a593Smuzhiyun 	"univpll1_d4",
257*4882a593Smuzhiyun 	"usb20_192m_d4",
258*4882a593Smuzhiyun 	"syspll2_d4"
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun static const char * const audio_parents[] = {
262*4882a593Smuzhiyun 	"clk26m",
263*4882a593Smuzhiyun 	"syspll3_d4",
264*4882a593Smuzhiyun 	"syspll4_d4",
265*4882a593Smuzhiyun 	"syspll1_d16"
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun static const char * const aud_intbus_parents[] = {
269*4882a593Smuzhiyun 	"clk26m",
270*4882a593Smuzhiyun 	"syspll1_d4",
271*4882a593Smuzhiyun 	"syspll4_d2"
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun static const char * const aud_1_parents[] = {
275*4882a593Smuzhiyun 	"clk26m",
276*4882a593Smuzhiyun 	"apll1_ck"
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun static const char * const aud_engen1_parents[] = {
280*4882a593Smuzhiyun 	"clk26m",
281*4882a593Smuzhiyun 	"apll1_d2",
282*4882a593Smuzhiyun 	"apll1_d4",
283*4882a593Smuzhiyun 	"apll1_d8"
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun static const char * const disp_pwm_parents[] = {
287*4882a593Smuzhiyun 	"clk26m",
288*4882a593Smuzhiyun 	"univpll2_d4",
289*4882a593Smuzhiyun 	"ulposc1_d2",
290*4882a593Smuzhiyun 	"ulposc1_d8"
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static const char * const sspm_parents[] = {
294*4882a593Smuzhiyun 	"clk26m",
295*4882a593Smuzhiyun 	"syspll1_d2",
296*4882a593Smuzhiyun 	"syspll_d3"
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun static const char * const dxcc_parents[] = {
300*4882a593Smuzhiyun 	"clk26m",
301*4882a593Smuzhiyun 	"syspll1_d2",
302*4882a593Smuzhiyun 	"syspll1_d4",
303*4882a593Smuzhiyun 	"syspll1_d8"
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun static const char * const usb_top_parents[] = {
307*4882a593Smuzhiyun 	"clk26m",
308*4882a593Smuzhiyun 	"univpll3_d4"
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun static const char * const spm_parents[] = {
312*4882a593Smuzhiyun 	"clk26m",
313*4882a593Smuzhiyun 	"syspll1_d8"
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun static const char * const i2c_parents[] = {
317*4882a593Smuzhiyun 	"clk26m",
318*4882a593Smuzhiyun 	"univpll3_d4",
319*4882a593Smuzhiyun 	"univpll3_d2",
320*4882a593Smuzhiyun 	"syspll1_d8",
321*4882a593Smuzhiyun 	"syspll2_d8"
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun static const char * const pwm_parents[] = {
325*4882a593Smuzhiyun 	"clk26m",
326*4882a593Smuzhiyun 	"univpll3_d4",
327*4882a593Smuzhiyun 	"syspll1_d8"
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun static const char * const seninf_parents[] = {
331*4882a593Smuzhiyun 	"clk26m",
332*4882a593Smuzhiyun 	"univpll1_d4",
333*4882a593Smuzhiyun 	"univpll1_d2",
334*4882a593Smuzhiyun 	"univpll2_d2"
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun static const char * const aes_fde_parents[] = {
338*4882a593Smuzhiyun 	"clk26m",
339*4882a593Smuzhiyun 	"msdcpll_ck",
340*4882a593Smuzhiyun 	"univpll_d3",
341*4882a593Smuzhiyun 	"univpll2_d2",
342*4882a593Smuzhiyun 	"univpll1_d2",
343*4882a593Smuzhiyun 	"syspll1_d2"
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun static const char * const ulposc_parents[] = {
347*4882a593Smuzhiyun 	"clk26m",
348*4882a593Smuzhiyun 	"ulposc1_d4",
349*4882a593Smuzhiyun 	"ulposc1_d8",
350*4882a593Smuzhiyun 	"ulposc1_d16",
351*4882a593Smuzhiyun 	"ulposc1_d32"
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun static const char * const camtm_parents[] = {
355*4882a593Smuzhiyun 	"clk26m",
356*4882a593Smuzhiyun 	"univpll1_d4",
357*4882a593Smuzhiyun 	"univpll1_d2",
358*4882a593Smuzhiyun 	"univpll2_d2"
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun #define INVALID_UPDATE_REG 0xFFFFFFFF
362*4882a593Smuzhiyun #define INVALID_UPDATE_SHIFT -1
363*4882a593Smuzhiyun #define INVALID_MUX_GATE -1
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun static const struct mtk_mux top_muxes[] = {
366*4882a593Smuzhiyun 	/* CLK_CFG_0 */
367*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
368*4882a593Smuzhiyun 			      CLK_CFG_0, CLK_CFG_0_SET, CLK_CFG_0_CLR,
369*4882a593Smuzhiyun 			      0, 2, 7, CLK_CFG_UPDATE, 0, CLK_IS_CRITICAL),
370*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MEM_SEL, "mem_sel", mem_parents,
371*4882a593Smuzhiyun 			      CLK_CFG_0, CLK_CFG_0_SET, CLK_CFG_0_CLR,
372*4882a593Smuzhiyun 			      8, 2, 15, CLK_CFG_UPDATE, 1, CLK_IS_CRITICAL),
373*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MM_SEL, "mm_sel", mm_parents, CLK_CFG_0,
374*4882a593Smuzhiyun 			CLK_CFG_0_SET, CLK_CFG_0_CLR, 16, 3, 23,
375*4882a593Smuzhiyun 			CLK_CFG_UPDATE, 2),
376*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_SCP_SEL, "scp_sel", scp_parents, CLK_CFG_0,
377*4882a593Smuzhiyun 			CLK_CFG_0_SET, CLK_CFG_0_CLR, 24, 3, 31,
378*4882a593Smuzhiyun 			CLK_CFG_UPDATE, 3),
379*4882a593Smuzhiyun 	/* CLK_CFG_1 */
380*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents, CLK_CFG_1,
381*4882a593Smuzhiyun 			CLK_CFG_1_SET, CLK_CFG_1_CLR, 0, 2, 7,
382*4882a593Smuzhiyun 			CLK_CFG_UPDATE, 4),
383*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_ATB_SEL, "atb_sel", atb_parents, CLK_CFG_1,
384*4882a593Smuzhiyun 			CLK_CFG_1_SET, CLK_CFG_1_CLR, 8, 2, 15,
385*4882a593Smuzhiyun 			CLK_CFG_UPDATE, 5),
386*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG_SEL, "camtg_sel",
387*4882a593Smuzhiyun 			camtg_parents, CLK_CFG_1, CLK_CFG_1_SET,
388*4882a593Smuzhiyun 			CLK_CFG_1_CLR, 16, 3, 23, CLK_CFG_UPDATE, 6),
389*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG1_SEL, "camtg1_sel", camtg_parents,
390*4882a593Smuzhiyun 			CLK_CFG_1, CLK_CFG_1_SET, CLK_CFG_1_CLR,
391*4882a593Smuzhiyun 			24, 3, 31, CLK_CFG_UPDATE, 7),
392*4882a593Smuzhiyun 	/* CLK_CFG_2 */
393*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG2_SEL, "camtg2_sel",
394*4882a593Smuzhiyun 			camtg_parents, CLK_CFG_2, CLK_CFG_2_SET,
395*4882a593Smuzhiyun 			CLK_CFG_2_CLR, 0, 3, 7, CLK_CFG_UPDATE, 8),
396*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG3_SEL, "camtg3_sel", camtg_parents,
397*4882a593Smuzhiyun 			CLK_CFG_2, CLK_CFG_2_SET, CLK_CFG_2_CLR,
398*4882a593Smuzhiyun 			8, 3, 15, CLK_CFG_UPDATE, 9),
399*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_UART_SEL, "uart_sel", uart_parents,
400*4882a593Smuzhiyun 			CLK_CFG_2, CLK_CFG_2_SET, CLK_CFG_2_CLR, 16, 1, 23,
401*4882a593Smuzhiyun 			CLK_CFG_UPDATE, 10),
402*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_SPI_SEL, "spi_sel", spi_parents, CLK_CFG_2,
403*4882a593Smuzhiyun 			CLK_CFG_2_SET, CLK_CFG_2_CLR, 24, 2, 31,
404*4882a593Smuzhiyun 			CLK_CFG_UPDATE, 11),
405*4882a593Smuzhiyun 	/* CLK_CFG_3 */
406*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_0_HCLK_SEL, "msdc5hclk",
407*4882a593Smuzhiyun 			msdc5hclk_parents, CLK_CFG_3, CLK_CFG_3_SET,
408*4882a593Smuzhiyun 			CLK_CFG_3_CLR, 0, 2, 7, CLK_CFG_UPDATE, 12),
409*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel",
410*4882a593Smuzhiyun 			msdc50_0_parents, CLK_CFG_3, CLK_CFG_3_SET,
411*4882a593Smuzhiyun 			CLK_CFG_3_CLR, 8, 3, 15, CLK_CFG_UPDATE, 13),
412*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel",
413*4882a593Smuzhiyun 			msdc30_1_parents, CLK_CFG_3, CLK_CFG_3_SET,
414*4882a593Smuzhiyun 			CLK_CFG_3_CLR, 16, 3, 23, CLK_CFG_UPDATE, 14),
415*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_AUDIO_SEL, "audio_sel", audio_parents,
416*4882a593Smuzhiyun 			CLK_CFG_3, CLK_CFG_3_SET, CLK_CFG_3_CLR,
417*4882a593Smuzhiyun 			24, 2, 31, CLK_CFG_UPDATE, 15),
418*4882a593Smuzhiyun 	/* CLK_CFG_4 */
419*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel",
420*4882a593Smuzhiyun 			aud_intbus_parents, CLK_CFG_4, CLK_CFG_4_SET,
421*4882a593Smuzhiyun 			CLK_CFG_4_CLR, 0, 2, 7, CLK_CFG_UPDATE, 16),
422*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_1_SEL, "aud_1_sel", aud_1_parents,
423*4882a593Smuzhiyun 			CLK_CFG_4, CLK_CFG_4_SET, CLK_CFG_4_CLR,
424*4882a593Smuzhiyun 			8, 1, 15, CLK_CFG_UPDATE, 17),
425*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_ENGEN1_SEL, "aud_engen1_sel",
426*4882a593Smuzhiyun 			aud_engen1_parents, CLK_CFG_4, CLK_CFG_4_SET,
427*4882a593Smuzhiyun 			CLK_CFG_4_CLR, 16, 2, 23, CLK_CFG_UPDATE, 18),
428*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_DISP_PWM_SEL, "disp_pwm_sel",
429*4882a593Smuzhiyun 			disp_pwm_parents, CLK_CFG_4, CLK_CFG_4_SET,
430*4882a593Smuzhiyun 			CLK_CFG_4_CLR, 24, 2, 31, CLK_CFG_UPDATE, 19),
431*4882a593Smuzhiyun 	/* CLK_CFG_5 */
432*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_SSPM_SEL, "sspm_sel", sspm_parents,
433*4882a593Smuzhiyun 			CLK_CFG_5, CLK_CFG_5_SET, CLK_CFG_5_CLR, 0, 2, 7,
434*4882a593Smuzhiyun 			CLK_CFG_UPDATE, 20),
435*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_DXCC_SEL, "dxcc_sel", dxcc_parents,
436*4882a593Smuzhiyun 			CLK_CFG_5, CLK_CFG_5_SET, CLK_CFG_5_CLR, 8, 2, 15,
437*4882a593Smuzhiyun 			CLK_CFG_UPDATE, 21),
438*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_USB_TOP_SEL, "usb_top_sel",
439*4882a593Smuzhiyun 			usb_top_parents, CLK_CFG_5, CLK_CFG_5_SET,
440*4882a593Smuzhiyun 			CLK_CFG_5_CLR, 16, 1, 23, CLK_CFG_UPDATE, 22),
441*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_SPM_SEL, "spm_sel", spm_parents, CLK_CFG_5,
442*4882a593Smuzhiyun 			CLK_CFG_5_SET, CLK_CFG_5_CLR, 24, 1, 31,
443*4882a593Smuzhiyun 			CLK_CFG_UPDATE, 23),
444*4882a593Smuzhiyun 	/* CLK_CFG_6 */
445*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_I2C_SEL, "i2c_sel", i2c_parents, CLK_CFG_6,
446*4882a593Smuzhiyun 			CLK_CFG_6_SET, CLK_CFG_6_CLR, 0, 3, 7, CLK_CFG_UPDATE,
447*4882a593Smuzhiyun 			24),
448*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents, CLK_CFG_6,
449*4882a593Smuzhiyun 			CLK_CFG_6_SET, CLK_CFG_6_CLR, 8, 2, 15, CLK_CFG_UPDATE,
450*4882a593Smuzhiyun 			25),
451*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_SENINF_SEL, "seninf_sel", seninf_parents,
452*4882a593Smuzhiyun 			CLK_CFG_6, CLK_CFG_6_SET, CLK_CFG_6_CLR, 16, 2, 23,
453*4882a593Smuzhiyun 			CLK_CFG_UPDATE, 26),
454*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_AES_FDE_SEL, "aes_fde_sel",
455*4882a593Smuzhiyun 			aes_fde_parents, CLK_CFG_6, CLK_CFG_6_SET,
456*4882a593Smuzhiyun 			CLK_CFG_6_CLR, 24, 3, 31, CLK_CFG_UPDATE, 27),
457*4882a593Smuzhiyun 	/* CLK_CFG_7 */
458*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_PWRAP_ULPOSC_SEL, "ulposc_sel",
459*4882a593Smuzhiyun 			      ulposc_parents, CLK_CFG_7, CLK_CFG_7_SET,
460*4882a593Smuzhiyun 			      CLK_CFG_7_CLR, 0, 3, 7, CLK_CFG_UPDATE, 28,
461*4882a593Smuzhiyun 			      CLK_IS_CRITICAL),
462*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTM_SEL, "camtm_sel", camtm_parents,
463*4882a593Smuzhiyun 			CLK_CFG_7, CLK_CFG_7_SET, CLK_CFG_7_CLR, 8, 2, 15,
464*4882a593Smuzhiyun 			CLK_CFG_UPDATE, 29),
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun static const struct mtk_gate_regs top0_cg_regs = {
468*4882a593Smuzhiyun 	.set_ofs = 0x0,
469*4882a593Smuzhiyun 	.clr_ofs = 0x0,
470*4882a593Smuzhiyun 	.sta_ofs = 0x0,
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun static const struct mtk_gate_regs top1_cg_regs = {
474*4882a593Smuzhiyun 	.set_ofs = 0x104,
475*4882a593Smuzhiyun 	.clr_ofs = 0x104,
476*4882a593Smuzhiyun 	.sta_ofs = 0x104,
477*4882a593Smuzhiyun };
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun static const struct mtk_gate_regs top2_cg_regs = {
480*4882a593Smuzhiyun 	.set_ofs = 0x320,
481*4882a593Smuzhiyun 	.clr_ofs = 0x320,
482*4882a593Smuzhiyun 	.sta_ofs = 0x320,
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun #define GATE_TOP0(_id, _name, _parent, _shift) {	\
486*4882a593Smuzhiyun 		.id = _id,				\
487*4882a593Smuzhiyun 		.name = _name,				\
488*4882a593Smuzhiyun 		.parent_name = _parent,			\
489*4882a593Smuzhiyun 		.regs = &top0_cg_regs,			\
490*4882a593Smuzhiyun 		.shift = _shift,			\
491*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_no_setclr,	\
492*4882a593Smuzhiyun 	}
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun #define GATE_TOP1(_id, _name, _parent, _shift) {	\
495*4882a593Smuzhiyun 		.id = _id,				\
496*4882a593Smuzhiyun 		.name = _name,				\
497*4882a593Smuzhiyun 		.parent_name = _parent,			\
498*4882a593Smuzhiyun 		.regs = &top1_cg_regs,			\
499*4882a593Smuzhiyun 		.shift = _shift,			\
500*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_no_setclr_inv,	\
501*4882a593Smuzhiyun 	}
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun #define GATE_TOP2(_id, _name, _parent, _shift) {	\
504*4882a593Smuzhiyun 		.id = _id,				\
505*4882a593Smuzhiyun 		.name = _name,				\
506*4882a593Smuzhiyun 		.parent_name = _parent,			\
507*4882a593Smuzhiyun 		.regs = &top2_cg_regs,			\
508*4882a593Smuzhiyun 		.shift = _shift,			\
509*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_no_setclr,	\
510*4882a593Smuzhiyun 	}
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun static const struct mtk_gate top_clks[] = {
513*4882a593Smuzhiyun 	/* TOP0 */
514*4882a593Smuzhiyun 	GATE_TOP0(CLK_TOP_MD_32K, "md_32k", "f_frtc_ck", 8),
515*4882a593Smuzhiyun 	GATE_TOP0(CLK_TOP_MD_26M, "md_26m", "f_f26m_ck", 9),
516*4882a593Smuzhiyun 	GATE_TOP0(CLK_TOP_MD2_32K, "md2_32k", "f_frtc_ck", 10),
517*4882a593Smuzhiyun 	GATE_TOP0(CLK_TOP_MD2_26M, "md2_26m", "f_f26m_ck", 11),
518*4882a593Smuzhiyun 	/* TOP1 */
519*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_ARMPLL_DIVIDER_PLL0_EN,
520*4882a593Smuzhiyun 		  "arm_div_pll0_en", "arm_div_pll0", 3),
521*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_ARMPLL_DIVIDER_PLL1_EN,
522*4882a593Smuzhiyun 		  "arm_div_pll1_en", "arm_div_pll1", 4),
523*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_ARMPLL_DIVIDER_PLL2_EN,
524*4882a593Smuzhiyun 		  "arm_div_pll2_en", "arm_div_pll2", 5),
525*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_FMEM_OCC_DRC_EN, "drc_en", "univpll2_d2", 6),
526*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_USB20_48M_EN, "usb20_48m_en", "usb20_48m_div", 8),
527*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_UNIVPLL_48M_EN, "univpll_48m_en", "univ_48m_div", 9),
528*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_F_UFS_MP_SAP_CFG_EN, "ufs_sap", "f_f26m_ck", 12),
529*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_F_BIST2FPC_EN, "bist2fpc", "f_bist2fpc_ck", 16),
530*4882a593Smuzhiyun 	/* TOP2 */
531*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_APLL12_DIV0, "apll12_div0", "aud_1_ck", 2),
532*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_APLL12_DIV1, "apll12_div1", "aud_1_ck", 3),
533*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_APLL12_DIV2, "apll12_div2", "aud_1_ck", 4),
534*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_APLL12_DIV3, "apll12_div3", "aud_1_ck", 5),
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun static const struct mtk_gate_regs ifr2_cg_regs = {
538*4882a593Smuzhiyun 	.set_ofs = 0x80,
539*4882a593Smuzhiyun 	.clr_ofs = 0x84,
540*4882a593Smuzhiyun 	.sta_ofs = 0x90,
541*4882a593Smuzhiyun };
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun static const struct mtk_gate_regs ifr3_cg_regs = {
544*4882a593Smuzhiyun 	.set_ofs = 0x88,
545*4882a593Smuzhiyun 	.clr_ofs = 0x8c,
546*4882a593Smuzhiyun 	.sta_ofs = 0x94,
547*4882a593Smuzhiyun };
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun static const struct mtk_gate_regs ifr4_cg_regs = {
550*4882a593Smuzhiyun 	.set_ofs = 0xa4,
551*4882a593Smuzhiyun 	.clr_ofs = 0xa8,
552*4882a593Smuzhiyun 	.sta_ofs = 0xac,
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun static const struct mtk_gate_regs ifr5_cg_regs = {
556*4882a593Smuzhiyun 	.set_ofs = 0xc0,
557*4882a593Smuzhiyun 	.clr_ofs = 0xc4,
558*4882a593Smuzhiyun 	.sta_ofs = 0xc8,
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun #define GATE_IFR2(_id, _name, _parent, _shift) {	\
562*4882a593Smuzhiyun 		.id = _id,				\
563*4882a593Smuzhiyun 		.name = _name,				\
564*4882a593Smuzhiyun 		.parent_name = _parent,			\
565*4882a593Smuzhiyun 		.regs = &ifr2_cg_regs,			\
566*4882a593Smuzhiyun 		.shift = _shift,			\
567*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr,	\
568*4882a593Smuzhiyun 	}
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun #define GATE_IFR3(_id, _name, _parent, _shift) {	\
571*4882a593Smuzhiyun 		.id = _id,				\
572*4882a593Smuzhiyun 		.name = _name,				\
573*4882a593Smuzhiyun 		.parent_name = _parent,			\
574*4882a593Smuzhiyun 		.regs = &ifr3_cg_regs,			\
575*4882a593Smuzhiyun 		.shift = _shift,			\
576*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr,	\
577*4882a593Smuzhiyun 	}
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun #define GATE_IFR4(_id, _name, _parent, _shift) {	\
580*4882a593Smuzhiyun 		.id = _id,				\
581*4882a593Smuzhiyun 		.name = _name,				\
582*4882a593Smuzhiyun 		.parent_name = _parent,			\
583*4882a593Smuzhiyun 		.regs = &ifr4_cg_regs,			\
584*4882a593Smuzhiyun 		.shift = _shift,			\
585*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr,	\
586*4882a593Smuzhiyun 	}
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun #define GATE_IFR5(_id, _name, _parent, _shift) {	\
589*4882a593Smuzhiyun 		.id = _id,				\
590*4882a593Smuzhiyun 		.name = _name,				\
591*4882a593Smuzhiyun 		.parent_name = _parent,			\
592*4882a593Smuzhiyun 		.regs = &ifr5_cg_regs,			\
593*4882a593Smuzhiyun 		.shift = _shift,			\
594*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr,	\
595*4882a593Smuzhiyun 	}
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun static const struct mtk_gate ifr_clks[] = {
598*4882a593Smuzhiyun 	/* INFRA_TOPAXI */
599*4882a593Smuzhiyun 	/* INFRA PERI */
600*4882a593Smuzhiyun 	/* INFRA mode 0 */
601*4882a593Smuzhiyun 	GATE_IFR2(CLK_IFR_ICUSB, "ifr_icusb", "axi_ck", 8),
602*4882a593Smuzhiyun 	GATE_IFR2(CLK_IFR_GCE, "ifr_gce", "axi_ck", 9),
603*4882a593Smuzhiyun 	GATE_IFR2(CLK_IFR_THERM, "ifr_therm", "axi_ck", 10),
604*4882a593Smuzhiyun 	GATE_IFR2(CLK_IFR_I2C_AP, "ifr_i2c_ap", "i2c_ck", 11),
605*4882a593Smuzhiyun 	GATE_IFR2(CLK_IFR_I2C_CCU, "ifr_i2c_ccu", "i2c_ck", 12),
606*4882a593Smuzhiyun 	GATE_IFR2(CLK_IFR_I2C_SSPM, "ifr_i2c_sspm", "i2c_ck", 13),
607*4882a593Smuzhiyun 	GATE_IFR2(CLK_IFR_I2C_RSV, "ifr_i2c_rsv", "i2c_ck", 14),
608*4882a593Smuzhiyun 	GATE_IFR2(CLK_IFR_PWM_HCLK, "ifr_pwm_hclk", "axi_ck", 15),
609*4882a593Smuzhiyun 	GATE_IFR2(CLK_IFR_PWM1, "ifr_pwm1", "f_fpwm_ck", 16),
610*4882a593Smuzhiyun 	GATE_IFR2(CLK_IFR_PWM2, "ifr_pwm2", "f_fpwm_ck", 17),
611*4882a593Smuzhiyun 	GATE_IFR2(CLK_IFR_PWM3, "ifr_pwm3", "f_fpwm_ck", 18),
612*4882a593Smuzhiyun 	GATE_IFR2(CLK_IFR_PWM4, "ifr_pwm4", "f_fpwm_ck", 19),
613*4882a593Smuzhiyun 	GATE_IFR2(CLK_IFR_PWM5, "ifr_pwm5", "f_fpwm_ck", 20),
614*4882a593Smuzhiyun 	GATE_IFR2(CLK_IFR_PWM, "ifr_pwm", "f_fpwm_ck", 21),
615*4882a593Smuzhiyun 	GATE_IFR2(CLK_IFR_UART0, "ifr_uart0", "f_fuart_ck", 22),
616*4882a593Smuzhiyun 	GATE_IFR2(CLK_IFR_UART1, "ifr_uart1", "f_fuart_ck", 23),
617*4882a593Smuzhiyun 	GATE_IFR2(CLK_IFR_GCE_26M, "ifr_gce_26m", "f_f26m_ck", 27),
618*4882a593Smuzhiyun 	GATE_IFR2(CLK_IFR_CQ_DMA_FPC, "ifr_dma", "axi_ck", 28),
619*4882a593Smuzhiyun 	GATE_IFR2(CLK_IFR_BTIF, "ifr_btif", "axi_ck", 31),
620*4882a593Smuzhiyun 	/* INFRA mode 1 */
621*4882a593Smuzhiyun 	GATE_IFR3(CLK_IFR_SPI0, "ifr_spi0", "spi_ck", 1),
622*4882a593Smuzhiyun 	GATE_IFR3(CLK_IFR_MSDC0, "ifr_msdc0", "msdc5hclk", 2),
623*4882a593Smuzhiyun 	GATE_IFR3(CLK_IFR_MSDC1, "ifr_msdc1", "axi_ck", 4),
624*4882a593Smuzhiyun 	GATE_IFR3(CLK_IFR_TRNG, "ifr_trng", "axi_ck", 9),
625*4882a593Smuzhiyun 	GATE_IFR3(CLK_IFR_AUXADC, "ifr_auxadc", "f_f26m_ck", 10),
626*4882a593Smuzhiyun 	GATE_IFR3(CLK_IFR_CCIF1_AP, "ifr_ccif1_ap", "axi_ck", 12),
627*4882a593Smuzhiyun 	GATE_IFR3(CLK_IFR_CCIF1_MD, "ifr_ccif1_md", "axi_ck", 13),
628*4882a593Smuzhiyun 	GATE_IFR3(CLK_IFR_AUXADC_MD, "ifr_auxadc_md", "f_f26m_ck", 14),
629*4882a593Smuzhiyun 	GATE_IFR3(CLK_IFR_AP_DMA, "ifr_ap_dma", "axi_ck", 18),
630*4882a593Smuzhiyun 	GATE_IFR3(CLK_IFR_DEVICE_APC, "ifr_dapc", "axi_ck", 20),
631*4882a593Smuzhiyun 	GATE_IFR3(CLK_IFR_CCIF_AP, "ifr_ccif_ap", "axi_ck", 23),
632*4882a593Smuzhiyun 	GATE_IFR3(CLK_IFR_AUDIO, "ifr_audio", "axi_ck", 25),
633*4882a593Smuzhiyun 	GATE_IFR3(CLK_IFR_CCIF_MD, "ifr_ccif_md", "axi_ck", 26),
634*4882a593Smuzhiyun 	/* INFRA mode 2 */
635*4882a593Smuzhiyun 	GATE_IFR4(CLK_IFR_RG_PWM_FBCLK6, "ifr_pwmfb", "f_f26m_ck", 0),
636*4882a593Smuzhiyun 	GATE_IFR4(CLK_IFR_DISP_PWM, "ifr_disp_pwm", "f_fdisp_pwm_ck", 2),
637*4882a593Smuzhiyun 	GATE_IFR4(CLK_IFR_CLDMA_BCLK, "ifr_cldmabclk", "axi_ck", 3),
638*4882a593Smuzhiyun 	GATE_IFR4(CLK_IFR_AUDIO_26M_BCLK, "ifr_audio26m", "f_f26m_ck", 4),
639*4882a593Smuzhiyun 	GATE_IFR4(CLK_IFR_SPI1, "ifr_spi1", "spi_ck", 6),
640*4882a593Smuzhiyun 	GATE_IFR4(CLK_IFR_I2C4, "ifr_i2c4", "i2c_ck", 7),
641*4882a593Smuzhiyun 	GATE_IFR4(CLK_IFR_SPI2, "ifr_spi2", "spi_ck", 9),
642*4882a593Smuzhiyun 	GATE_IFR4(CLK_IFR_SPI3, "ifr_spi3", "spi_ck", 10),
643*4882a593Smuzhiyun 	GATE_IFR4(CLK_IFR_I2C5, "ifr_i2c5", "i2c_ck", 18),
644*4882a593Smuzhiyun 	GATE_IFR4(CLK_IFR_I2C5_ARBITER, "ifr_i2c5a", "i2c_ck", 19),
645*4882a593Smuzhiyun 	GATE_IFR4(CLK_IFR_I2C5_IMM, "ifr_i2c5_imm", "i2c_ck", 20),
646*4882a593Smuzhiyun 	GATE_IFR4(CLK_IFR_I2C1_ARBITER, "ifr_i2c1a", "i2c_ck", 21),
647*4882a593Smuzhiyun 	GATE_IFR4(CLK_IFR_I2C1_IMM, "ifr_i2c1_imm", "i2c_ck", 22),
648*4882a593Smuzhiyun 	GATE_IFR4(CLK_IFR_I2C2_ARBITER, "ifr_i2c2a", "i2c_ck", 23),
649*4882a593Smuzhiyun 	GATE_IFR4(CLK_IFR_I2C2_IMM, "ifr_i2c2_imm", "i2c_ck", 24),
650*4882a593Smuzhiyun 	GATE_IFR4(CLK_IFR_SPI4, "ifr_spi4", "spi_ck", 25),
651*4882a593Smuzhiyun 	GATE_IFR4(CLK_IFR_SPI5, "ifr_spi5", "spi_ck", 26),
652*4882a593Smuzhiyun 	GATE_IFR4(CLK_IFR_CQ_DMA, "ifr_cq_dma", "axi_ck", 27),
653*4882a593Smuzhiyun 	GATE_IFR4(CLK_IFR_FAES_FDE, "ifr_faes_fde_ck", "aes_fde_ck", 29),
654*4882a593Smuzhiyun 	/* INFRA mode 3 */
655*4882a593Smuzhiyun 	GATE_IFR5(CLK_IFR_MSDC0_SELF, "ifr_msdc0sf", "msdc50_0_ck", 0),
656*4882a593Smuzhiyun 	GATE_IFR5(CLK_IFR_MSDC1_SELF, "ifr_msdc1sf", "msdc50_0_ck", 1),
657*4882a593Smuzhiyun 	GATE_IFR5(CLK_IFR_I2C6, "ifr_i2c6", "i2c_ck", 6),
658*4882a593Smuzhiyun 	GATE_IFR5(CLK_IFR_AP_MSDC0, "ifr_ap_msdc0", "msdc50_0_ck", 7),
659*4882a593Smuzhiyun 	GATE_IFR5(CLK_IFR_MD_MSDC0, "ifr_md_msdc0", "msdc50_0_ck", 8),
660*4882a593Smuzhiyun 	GATE_IFR5(CLK_IFR_MSDC0_SRC, "ifr_msdc0_clk", "msdc50_0_ck", 9),
661*4882a593Smuzhiyun 	GATE_IFR5(CLK_IFR_MSDC1_SRC, "ifr_msdc1_clk", "msdc30_1_ck", 10),
662*4882a593Smuzhiyun 	GATE_IFR5(CLK_IFR_MCU_PM_BCLK, "ifr_mcu_pm_bclk", "axi_ck", 17),
663*4882a593Smuzhiyun 	GATE_IFR5(CLK_IFR_CCIF2_AP, "ifr_ccif2_ap", "axi_ck", 18),
664*4882a593Smuzhiyun 	GATE_IFR5(CLK_IFR_CCIF2_MD, "ifr_ccif2_md", "axi_ck", 19),
665*4882a593Smuzhiyun 	GATE_IFR5(CLK_IFR_CCIF3_AP, "ifr_ccif3_ap", "axi_ck", 20),
666*4882a593Smuzhiyun 	GATE_IFR5(CLK_IFR_CCIF3_MD, "ifr_ccif3_md", "axi_ck", 21),
667*4882a593Smuzhiyun };
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun /* additional CCF control for mipi26M race condition(disp/camera) */
670*4882a593Smuzhiyun static const struct mtk_gate_regs apmixed_cg_regs = {
671*4882a593Smuzhiyun 	.set_ofs = 0x14,
672*4882a593Smuzhiyun 	.clr_ofs = 0x14,
673*4882a593Smuzhiyun 	.sta_ofs = 0x14,
674*4882a593Smuzhiyun };
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun #define GATE_APMIXED(_id, _name, _parent, _shift) {	\
677*4882a593Smuzhiyun 		.id = _id,				\
678*4882a593Smuzhiyun 		.name = _name,				\
679*4882a593Smuzhiyun 		.parent_name = _parent,			\
680*4882a593Smuzhiyun 		.regs = &apmixed_cg_regs,		\
681*4882a593Smuzhiyun 		.shift = _shift,			\
682*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_no_setclr_inv,		\
683*4882a593Smuzhiyun 	}
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun static const struct mtk_gate apmixed_clks[] = {
686*4882a593Smuzhiyun 	/* AUDIO0 */
687*4882a593Smuzhiyun 	GATE_APMIXED(CLK_APMIXED_SSUSB26M, "apmixed_ssusb26m", "f_f26m_ck",
688*4882a593Smuzhiyun 		     4),
689*4882a593Smuzhiyun 	GATE_APMIXED(CLK_APMIXED_APPLL26M, "apmixed_appll26m", "f_f26m_ck",
690*4882a593Smuzhiyun 		     5),
691*4882a593Smuzhiyun 	GATE_APMIXED(CLK_APMIXED_MIPIC0_26M, "apmixed_mipic026m", "f_f26m_ck",
692*4882a593Smuzhiyun 		     6),
693*4882a593Smuzhiyun 	GATE_APMIXED(CLK_APMIXED_MDPLLGP26M, "apmixed_mdpll26m", "f_f26m_ck",
694*4882a593Smuzhiyun 		     7),
695*4882a593Smuzhiyun 	GATE_APMIXED(CLK_APMIXED_MMSYS_F26M, "apmixed_mmsys26m", "f_f26m_ck",
696*4882a593Smuzhiyun 		     8),
697*4882a593Smuzhiyun 	GATE_APMIXED(CLK_APMIXED_UFS26M, "apmixed_ufs26m", "f_f26m_ck",
698*4882a593Smuzhiyun 		     9),
699*4882a593Smuzhiyun 	GATE_APMIXED(CLK_APMIXED_MIPIC1_26M, "apmixed_mipic126m", "f_f26m_ck",
700*4882a593Smuzhiyun 		     11),
701*4882a593Smuzhiyun 	GATE_APMIXED(CLK_APMIXED_MEMPLL26M, "apmixed_mempll26m", "f_f26m_ck",
702*4882a593Smuzhiyun 		     13),
703*4882a593Smuzhiyun 	GATE_APMIXED(CLK_APMIXED_CLKSQ_LVPLL_26M, "apmixed_lvpll26m",
704*4882a593Smuzhiyun 		     "f_f26m_ck", 14),
705*4882a593Smuzhiyun 	GATE_APMIXED(CLK_APMIXED_MIPID0_26M, "apmixed_mipid026m", "f_f26m_ck",
706*4882a593Smuzhiyun 		     16),
707*4882a593Smuzhiyun };
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun #define MT6765_PLL_FMAX		(3800UL * MHZ)
710*4882a593Smuzhiyun #define MT6765_PLL_FMIN		(1500UL * MHZ)
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun #define CON0_MT6765_RST_BAR	BIT(23)
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun #define PLL_INFO_NULL		(0xFF)
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun #define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits,	\
717*4882a593Smuzhiyun 		_pcwibits, _pd_reg, _pd_shift, _tuner_reg, _tuner_en_reg,\
718*4882a593Smuzhiyun 		_tuner_en_bit, _pcw_reg, _pcw_shift, _div_table) {\
719*4882a593Smuzhiyun 		.id = _id,						\
720*4882a593Smuzhiyun 		.name = _name,						\
721*4882a593Smuzhiyun 		.reg = _reg,						\
722*4882a593Smuzhiyun 		.pwr_reg = _pwr_reg,					\
723*4882a593Smuzhiyun 		.en_mask = _en_mask,					\
724*4882a593Smuzhiyun 		.flags = _flags,					\
725*4882a593Smuzhiyun 		.rst_bar_mask = CON0_MT6765_RST_BAR,			\
726*4882a593Smuzhiyun 		.fmax = MT6765_PLL_FMAX,				\
727*4882a593Smuzhiyun 		.fmin = MT6765_PLL_FMIN,				\
728*4882a593Smuzhiyun 		.pcwbits = _pcwbits,					\
729*4882a593Smuzhiyun 		.pcwibits = _pcwibits,					\
730*4882a593Smuzhiyun 		.pd_reg = _pd_reg,					\
731*4882a593Smuzhiyun 		.pd_shift = _pd_shift,					\
732*4882a593Smuzhiyun 		.tuner_reg = _tuner_reg,				\
733*4882a593Smuzhiyun 		.tuner_en_reg = _tuner_en_reg,				\
734*4882a593Smuzhiyun 		.tuner_en_bit = _tuner_en_bit,				\
735*4882a593Smuzhiyun 		.pcw_reg = _pcw_reg,					\
736*4882a593Smuzhiyun 		.pcw_shift = _pcw_shift,				\
737*4882a593Smuzhiyun 		.div_table = _div_table,				\
738*4882a593Smuzhiyun 	}
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits,	\
741*4882a593Smuzhiyun 			_pcwibits, _pd_reg, _pd_shift, _tuner_reg,	\
742*4882a593Smuzhiyun 			_tuner_en_reg, _tuner_en_bit, _pcw_reg,	\
743*4882a593Smuzhiyun 			_pcw_shift)	\
744*4882a593Smuzhiyun 		PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags,	\
745*4882a593Smuzhiyun 			_pcwbits, _pcwibits, _pd_reg, _pd_shift,	\
746*4882a593Smuzhiyun 			_tuner_reg, _tuner_en_reg, _tuner_en_bit,	\
747*4882a593Smuzhiyun 			_pcw_reg, _pcw_shift, NULL)	\
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun static const struct mtk_pll_data plls[] = {
750*4882a593Smuzhiyun 	PLL(CLK_APMIXED_ARMPLL_L, "armpll_l", 0x021C, 0x0228, BIT(0),
751*4882a593Smuzhiyun 	    PLL_AO, 22, 8, 0x0220, 24, 0, 0, 0, 0x0220, 0),
752*4882a593Smuzhiyun 	PLL(CLK_APMIXED_ARMPLL, "armpll", 0x020C, 0x0218, BIT(0),
753*4882a593Smuzhiyun 	    PLL_AO, 22, 8, 0x0210, 24, 0, 0, 0, 0x0210, 0),
754*4882a593Smuzhiyun 	PLL(CLK_APMIXED_CCIPLL, "ccipll", 0x022C, 0x0238, BIT(0),
755*4882a593Smuzhiyun 	    PLL_AO, 22, 8, 0x0230, 24, 0, 0, 0, 0x0230, 0),
756*4882a593Smuzhiyun 	PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x023C, 0x0248, BIT(0),
757*4882a593Smuzhiyun 	    (HAVE_RST_BAR | PLL_AO), 22, 8, 0x0240, 24, 0, 0, 0, 0x0240,
758*4882a593Smuzhiyun 	    0),
759*4882a593Smuzhiyun 	PLL(CLK_APMIXED_MFGPLL, "mfgpll", 0x024C, 0x0258, BIT(0),
760*4882a593Smuzhiyun 	    0, 22, 8, 0x0250, 24, 0, 0, 0, 0x0250, 0),
761*4882a593Smuzhiyun 	PLL(CLK_APMIXED_MMPLL, "mmpll", 0x025C, 0x0268, BIT(0),
762*4882a593Smuzhiyun 	    0, 22, 8, 0x0260, 24, 0, 0, 0, 0x0260, 0),
763*4882a593Smuzhiyun 	PLL(CLK_APMIXED_UNIV2PLL, "univ2pll", 0x026C, 0x0278, BIT(0),
764*4882a593Smuzhiyun 	    HAVE_RST_BAR, 22, 8, 0x0270, 24, 0, 0, 0, 0x0270, 0),
765*4882a593Smuzhiyun 	PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x027C, 0x0288, BIT(0),
766*4882a593Smuzhiyun 	    0, 22, 8, 0x0280, 24, 0, 0, 0, 0x0280, 0),
767*4882a593Smuzhiyun 	PLL(CLK_APMIXED_APLL1, "apll1", 0x028C, 0x029C, BIT(0),
768*4882a593Smuzhiyun 	    0, 32, 8, 0x0290, 24, 0x0040, 0x000C, 0, 0x0294, 0),
769*4882a593Smuzhiyun 	PLL(CLK_APMIXED_MPLL, "mpll", 0x02A0, 0x02AC, BIT(0),
770*4882a593Smuzhiyun 	    PLL_AO, 22, 8, 0x02A4, 24, 0, 0, 0, 0x02A4, 0),
771*4882a593Smuzhiyun };
772*4882a593Smuzhiyun 
clk_mt6765_apmixed_probe(struct platform_device * pdev)773*4882a593Smuzhiyun static int clk_mt6765_apmixed_probe(struct platform_device *pdev)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
776*4882a593Smuzhiyun 	int r;
777*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
778*4882a593Smuzhiyun 	void __iomem *base;
779*4882a593Smuzhiyun 	struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	base = devm_ioremap_resource(&pdev->dev, res);
782*4882a593Smuzhiyun 	if (IS_ERR(base)) {
783*4882a593Smuzhiyun 		pr_err("%s(): ioremap failed\n", __func__);
784*4882a593Smuzhiyun 		return PTR_ERR(base);
785*4882a593Smuzhiyun 	}
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	mtk_clk_register_gates(node, apmixed_clks,
792*4882a593Smuzhiyun 			       ARRAY_SIZE(apmixed_clks), clk_data);
793*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	if (r)
796*4882a593Smuzhiyun 		pr_err("%s(): could not register clock provider: %d\n",
797*4882a593Smuzhiyun 		       __func__, r);
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	apmixed_base = base;
800*4882a593Smuzhiyun 	/* MPLL, CCIPLL, MAINPLL set HW mode, TDCLKSQ, CLKSQ1 */
801*4882a593Smuzhiyun 	writel(readl(AP_PLL_CON3) & 0xFFFFFFE1, AP_PLL_CON3);
802*4882a593Smuzhiyun 	writel(readl(PLLON_CON0) & 0x01041041, PLLON_CON0);
803*4882a593Smuzhiyun 	writel(readl(PLLON_CON1) & 0x01041041, PLLON_CON1);
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	return r;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun 
clk_mt6765_top_probe(struct platform_device * pdev)808*4882a593Smuzhiyun static int clk_mt6765_top_probe(struct platform_device *pdev)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun 	int r;
811*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
812*4882a593Smuzhiyun 	void __iomem *base;
813*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
814*4882a593Smuzhiyun 	struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	base = devm_ioremap_resource(&pdev->dev, res);
817*4882a593Smuzhiyun 	if (IS_ERR(base)) {
818*4882a593Smuzhiyun 		pr_err("%s(): ioremap failed\n", __func__);
819*4882a593Smuzhiyun 		return PTR_ERR(base);
820*4882a593Smuzhiyun 	}
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	mtk_clk_register_fixed_clks(fixed_clks, ARRAY_SIZE(fixed_clks),
825*4882a593Smuzhiyun 				    clk_data);
826*4882a593Smuzhiyun 	mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs),
827*4882a593Smuzhiyun 				 clk_data);
828*4882a593Smuzhiyun 	mtk_clk_register_muxes(top_muxes, ARRAY_SIZE(top_muxes), node,
829*4882a593Smuzhiyun 			       &mt6765_clk_lock, clk_data);
830*4882a593Smuzhiyun 	mtk_clk_register_gates(node, top_clks, ARRAY_SIZE(top_clks),
831*4882a593Smuzhiyun 			       clk_data);
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	if (r)
836*4882a593Smuzhiyun 		pr_err("%s(): could not register clock provider: %d\n",
837*4882a593Smuzhiyun 		       __func__, r);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	cksys_base = base;
840*4882a593Smuzhiyun 	/* [4]:no need */
841*4882a593Smuzhiyun 	writel(readl(CLK_SCP_CFG_0) | 0x3EF, CLK_SCP_CFG_0);
842*4882a593Smuzhiyun 	/*[1,2,3,8]: no need*/
843*4882a593Smuzhiyun 	writel(readl(CLK_SCP_CFG_1) | 0x1, CLK_SCP_CFG_1);
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	return r;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun 
clk_mt6765_ifr_probe(struct platform_device * pdev)848*4882a593Smuzhiyun static int clk_mt6765_ifr_probe(struct platform_device *pdev)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
851*4882a593Smuzhiyun 	int r;
852*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
853*4882a593Smuzhiyun 	void __iomem *base;
854*4882a593Smuzhiyun 	struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	base = devm_ioremap_resource(&pdev->dev, res);
857*4882a593Smuzhiyun 	if (IS_ERR(base)) {
858*4882a593Smuzhiyun 		pr_err("%s(): ioremap failed\n", __func__);
859*4882a593Smuzhiyun 		return PTR_ERR(base);
860*4882a593Smuzhiyun 	}
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_IFR_NR_CLK);
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	mtk_clk_register_gates(node, ifr_clks, ARRAY_SIZE(ifr_clks),
865*4882a593Smuzhiyun 			       clk_data);
866*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	if (r)
869*4882a593Smuzhiyun 		pr_err("%s(): could not register clock provider: %d\n",
870*4882a593Smuzhiyun 		       __func__, r);
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	return r;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun static const struct of_device_id of_match_clk_mt6765[] = {
876*4882a593Smuzhiyun 	{
877*4882a593Smuzhiyun 		.compatible = "mediatek,mt6765-apmixedsys",
878*4882a593Smuzhiyun 		.data = clk_mt6765_apmixed_probe,
879*4882a593Smuzhiyun 	}, {
880*4882a593Smuzhiyun 		.compatible = "mediatek,mt6765-topckgen",
881*4882a593Smuzhiyun 		.data = clk_mt6765_top_probe,
882*4882a593Smuzhiyun 	}, {
883*4882a593Smuzhiyun 		.compatible = "mediatek,mt6765-infracfg",
884*4882a593Smuzhiyun 		.data = clk_mt6765_ifr_probe,
885*4882a593Smuzhiyun 	}, {
886*4882a593Smuzhiyun 		/* sentinel */
887*4882a593Smuzhiyun 	}
888*4882a593Smuzhiyun };
889*4882a593Smuzhiyun 
clk_mt6765_probe(struct platform_device * pdev)890*4882a593Smuzhiyun static int clk_mt6765_probe(struct platform_device *pdev)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	int (*clk_probe)(struct platform_device *d);
893*4882a593Smuzhiyun 	int r;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	clk_probe = of_device_get_match_data(&pdev->dev);
896*4882a593Smuzhiyun 	if (!clk_probe)
897*4882a593Smuzhiyun 		return -EINVAL;
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	r = clk_probe(pdev);
900*4882a593Smuzhiyun 	if (r)
901*4882a593Smuzhiyun 		dev_err(&pdev->dev,
902*4882a593Smuzhiyun 			"could not register clock provider: %s: %d\n",
903*4882a593Smuzhiyun 			pdev->name, r);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	return r;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun static struct platform_driver clk_mt6765_drv = {
909*4882a593Smuzhiyun 	.probe = clk_mt6765_probe,
910*4882a593Smuzhiyun 	.driver = {
911*4882a593Smuzhiyun 		.name = "clk-mt6765",
912*4882a593Smuzhiyun 		.of_match_table = of_match_clk_mt6765,
913*4882a593Smuzhiyun 	},
914*4882a593Smuzhiyun };
915*4882a593Smuzhiyun 
clk_mt6765_init(void)916*4882a593Smuzhiyun static int __init clk_mt6765_init(void)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun 	return platform_driver_register(&clk_mt6765_drv);
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun arch_initcall(clk_mt6765_init);
922