xref: /OK3568_Linux_fs/kernel/drivers/clk/mediatek/clk-mt6765-vcodec.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: Owen Chen <owen.chen@mediatek.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include "clk-mtk.h"
11*4882a593Smuzhiyun #include "clk-gate.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <dt-bindings/clock/mt6765-clk.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun static const struct mtk_gate_regs venc_cg_regs = {
16*4882a593Smuzhiyun 	.set_ofs = 0x4,
17*4882a593Smuzhiyun 	.clr_ofs = 0x8,
18*4882a593Smuzhiyun 	.sta_ofs = 0x0,
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define GATE_VENC(_id, _name, _parent, _shift) {	\
22*4882a593Smuzhiyun 		.id = _id,				\
23*4882a593Smuzhiyun 		.name = _name,				\
24*4882a593Smuzhiyun 		.parent_name = _parent,			\
25*4882a593Smuzhiyun 		.regs = &venc_cg_regs,			\
26*4882a593Smuzhiyun 		.shift = _shift,			\
27*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr_inv,	\
28*4882a593Smuzhiyun 	}
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun static const struct mtk_gate venc_clks[] = {
31*4882a593Smuzhiyun 	GATE_VENC(CLK_VENC_SET0_LARB, "venc_set0_larb", "mm_ck", 0),
32*4882a593Smuzhiyun 	GATE_VENC(CLK_VENC_SET1_VENC, "venc_set1_venc", "mm_ck", 4),
33*4882a593Smuzhiyun 	GATE_VENC(CLK_VENC_SET2_JPGENC, "jpgenc", "mm_ck", 8),
34*4882a593Smuzhiyun 	GATE_VENC(CLK_VENC_SET3_VDEC, "venc_set3_vdec", "mm_ck", 12),
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
clk_mt6765_vcodec_probe(struct platform_device * pdev)37*4882a593Smuzhiyun static int clk_mt6765_vcodec_probe(struct platform_device *pdev)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
40*4882a593Smuzhiyun 	int r;
41*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_VENC_NR_CLK);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	mtk_clk_register_gates(node, venc_clks,
46*4882a593Smuzhiyun 			       ARRAY_SIZE(venc_clks), clk_data);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	if (r)
51*4882a593Smuzhiyun 		pr_err("%s(): could not register clock provider: %d\n",
52*4882a593Smuzhiyun 		       __func__, r);
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	return r;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static const struct of_device_id of_match_clk_mt6765_vcodec[] = {
58*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt6765-vcodecsys", },
59*4882a593Smuzhiyun 	{}
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun static struct platform_driver clk_mt6765_vcodec_drv = {
63*4882a593Smuzhiyun 	.probe = clk_mt6765_vcodec_probe,
64*4882a593Smuzhiyun 	.driver = {
65*4882a593Smuzhiyun 		.name = "clk-mt6765-vcodec",
66*4882a593Smuzhiyun 		.of_match_table = of_match_clk_mt6765_vcodec,
67*4882a593Smuzhiyun 	},
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun builtin_platform_driver(clk_mt6765_vcodec_drv);
71