xref: /OK3568_Linux_fs/kernel/drivers/clk/mediatek/clk-mt6765-audio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: Owen Chen <owen.chen@mediatek.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include "clk-mtk.h"
11*4882a593Smuzhiyun #include "clk-gate.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <dt-bindings/clock/mt6765-clk.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun static const struct mtk_gate_regs audio0_cg_regs = {
16*4882a593Smuzhiyun 	.set_ofs = 0x0,
17*4882a593Smuzhiyun 	.clr_ofs = 0x0,
18*4882a593Smuzhiyun 	.sta_ofs = 0x0,
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun static const struct mtk_gate_regs audio1_cg_regs = {
22*4882a593Smuzhiyun 	.set_ofs = 0x4,
23*4882a593Smuzhiyun 	.clr_ofs = 0x4,
24*4882a593Smuzhiyun 	.sta_ofs = 0x4,
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define GATE_AUDIO0(_id, _name, _parent, _shift) {	\
28*4882a593Smuzhiyun 		.id = _id,				\
29*4882a593Smuzhiyun 		.name = _name,				\
30*4882a593Smuzhiyun 		.parent_name = _parent,			\
31*4882a593Smuzhiyun 		.regs = &audio0_cg_regs,		\
32*4882a593Smuzhiyun 		.shift = _shift,			\
33*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_no_setclr,	\
34*4882a593Smuzhiyun 	}
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define GATE_AUDIO1(_id, _name, _parent, _shift) {	\
37*4882a593Smuzhiyun 		.id = _id,				\
38*4882a593Smuzhiyun 		.name = _name,				\
39*4882a593Smuzhiyun 		.parent_name = _parent,			\
40*4882a593Smuzhiyun 		.regs = &audio1_cg_regs,		\
41*4882a593Smuzhiyun 		.shift = _shift,			\
42*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_no_setclr,	\
43*4882a593Smuzhiyun 	}
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun static const struct mtk_gate audio_clks[] = {
46*4882a593Smuzhiyun 	/* AUDIO0 */
47*4882a593Smuzhiyun 	GATE_AUDIO0(CLK_AUDIO_AFE, "aud_afe", "audio_ck", 2),
48*4882a593Smuzhiyun 	GATE_AUDIO0(CLK_AUDIO_22M, "aud_22m", "aud_engen1_ck", 8),
49*4882a593Smuzhiyun 	GATE_AUDIO0(CLK_AUDIO_APLL_TUNER, "aud_apll_tuner",
50*4882a593Smuzhiyun 		    "aud_engen1_ck", 19),
51*4882a593Smuzhiyun 	GATE_AUDIO0(CLK_AUDIO_ADC, "aud_adc", "audio_ck", 24),
52*4882a593Smuzhiyun 	GATE_AUDIO0(CLK_AUDIO_DAC, "aud_dac", "audio_ck", 25),
53*4882a593Smuzhiyun 	GATE_AUDIO0(CLK_AUDIO_DAC_PREDIS, "aud_dac_predis",
54*4882a593Smuzhiyun 		    "audio_ck", 26),
55*4882a593Smuzhiyun 	GATE_AUDIO0(CLK_AUDIO_TML, "aud_tml", "audio_ck", 27),
56*4882a593Smuzhiyun 	/* AUDIO1 */
57*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUDIO_I2S1_BCLK, "aud_i2s1_bclk",
58*4882a593Smuzhiyun 		    "audio_ck", 4),
59*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUDIO_I2S2_BCLK, "aud_i2s2_bclk",
60*4882a593Smuzhiyun 		    "audio_ck", 5),
61*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUDIO_I2S3_BCLK, "aud_i2s3_bclk",
62*4882a593Smuzhiyun 		    "audio_ck", 6),
63*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUDIO_I2S4_BCLK, "aud_i2s4_bclk",
64*4882a593Smuzhiyun 		    "audio_ck", 7),
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
clk_mt6765_audio_probe(struct platform_device * pdev)67*4882a593Smuzhiyun static int clk_mt6765_audio_probe(struct platform_device *pdev)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
70*4882a593Smuzhiyun 	int r;
71*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_AUDIO_NR_CLK);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	mtk_clk_register_gates(node, audio_clks,
76*4882a593Smuzhiyun 			       ARRAY_SIZE(audio_clks), clk_data);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	if (r)
81*4882a593Smuzhiyun 		pr_err("%s(): could not register clock provider: %d\n",
82*4882a593Smuzhiyun 		       __func__, r);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	return r;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun static const struct of_device_id of_match_clk_mt6765_audio[] = {
88*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt6765-audsys", },
89*4882a593Smuzhiyun 	{}
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static struct platform_driver clk_mt6765_audio_drv = {
93*4882a593Smuzhiyun 	.probe = clk_mt6765_audio_probe,
94*4882a593Smuzhiyun 	.driver = {
95*4882a593Smuzhiyun 		.name = "clk-mt6765-audio",
96*4882a593Smuzhiyun 		.of_match_table = of_match_clk_mt6765_audio,
97*4882a593Smuzhiyun 	},
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun builtin_platform_driver(clk_mt6765_audio_drv);
101