xref: /OK3568_Linux_fs/kernel/drivers/clk/mediatek/clk-mt2712.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2017 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: Weiyi Lu <weiyi.lu@mediatek.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "clk-mtk.h"
17*4882a593Smuzhiyun #include "clk-gate.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <dt-bindings/clock/mt2712-clk.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun static DEFINE_SPINLOCK(mt2712_clk_lock);
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun static const struct mtk_fixed_clk top_fixed_clks[] = {
24*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_VPLL3_DPIX, "vpll3_dpix", NULL, 200000000),
25*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_VPLL_DPIX, "vpll_dpix", NULL, 200000000),
26*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_LTEPLL_FS26M, "ltepll_fs26m", NULL, 26000000),
27*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_DMPLL, "dmpll_ck", NULL, 350000000),
28*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_DSI0_LNTC, "dsi0_lntc", NULL, 143000000),
29*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_DSI1_LNTC, "dsi1_lntc", NULL, 143000000),
30*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_LVDSTX3_CLKDIG_CTS, "lvdstx3", NULL, 140000000),
31*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_LVDSTX_CLKDIG_CTS, "lvdstx", NULL, 140000000),
32*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_CLKRTC_EXT, "clkrtc_ext", NULL, 32768),
33*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_CLKRTC_INT, "clkrtc_int", NULL, 32747),
34*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_CSI0, "csi0", NULL, 26000000),
35*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_CVBSPLL, "cvbspll", NULL, 108000000),
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun static const struct mtk_fixed_factor top_early_divs[] = {
39*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYS_26M, "sys_26m", "clk26m", 1,
40*4882a593Smuzhiyun 		1),
41*4882a593Smuzhiyun 	FACTOR(CLK_TOP_CLK26M_D2, "clk26m_d2", "sys_26m", 1,
42*4882a593Smuzhiyun 		2),
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun static const struct mtk_fixed_factor top_divs[] = {
46*4882a593Smuzhiyun 	FACTOR(CLK_TOP_ARMCA35PLL, "armca35pll_ck", "armca35pll", 1,
47*4882a593Smuzhiyun 		1),
48*4882a593Smuzhiyun 	FACTOR(CLK_TOP_ARMCA35PLL_600M, "armca35pll_600m", "armca35pll_ck", 1,
49*4882a593Smuzhiyun 		2),
50*4882a593Smuzhiyun 	FACTOR(CLK_TOP_ARMCA35PLL_400M, "armca35pll_400m", "armca35pll_ck", 1,
51*4882a593Smuzhiyun 		3),
52*4882a593Smuzhiyun 	FACTOR(CLK_TOP_ARMCA72PLL, "armca72pll_ck", "armca72pll", 1,
53*4882a593Smuzhiyun 		1),
54*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL, "syspll_ck", "mainpll", 1,
55*4882a593Smuzhiyun 		1),
56*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "syspll_ck", 1,
57*4882a593Smuzhiyun 		2),
58*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1,
59*4882a593Smuzhiyun 		2),
60*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL1_D4, "syspll1_d4", "syspll_d2", 1,
61*4882a593Smuzhiyun 		4),
62*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL1_D8, "syspll1_d8", "syspll_d2", 1,
63*4882a593Smuzhiyun 		8),
64*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL1_D16, "syspll1_d16", "syspll_d2", 1,
65*4882a593Smuzhiyun 		16),
66*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "syspll_ck", 1,
67*4882a593Smuzhiyun 		3),
68*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL2_D2, "syspll2_d2", "syspll_d3", 1,
69*4882a593Smuzhiyun 		2),
70*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL2_D4, "syspll2_d4", "syspll_d3", 1,
71*4882a593Smuzhiyun 		4),
72*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "syspll_ck", 1,
73*4882a593Smuzhiyun 		5),
74*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "syspll_d5", 1,
75*4882a593Smuzhiyun 		2),
76*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL3_D4, "syspll3_d4", "syspll_d5", 1,
77*4882a593Smuzhiyun 		4),
78*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D7, "syspll_d7", "syspll_ck", 1,
79*4882a593Smuzhiyun 		7),
80*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL4_D2, "syspll4_d2", "syspll_d7", 1,
81*4882a593Smuzhiyun 		2),
82*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL4_D4, "syspll4_d4", "syspll_d7", 1,
83*4882a593Smuzhiyun 		4),
84*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL, "univpll_ck", "univpll", 1,
85*4882a593Smuzhiyun 		1),
86*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll_ck", 1,
87*4882a593Smuzhiyun 		7),
88*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D26, "univpll_d26", "univpll_ck", 1,
89*4882a593Smuzhiyun 		26),
90*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D52, "univpll_d52", "univpll_ck", 1,
91*4882a593Smuzhiyun 		52),
92*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D104, "univpll_d104", "univpll_ck", 1,
93*4882a593Smuzhiyun 		104),
94*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D208, "univpll_d208", "univpll_ck", 1,
95*4882a593Smuzhiyun 		208),
96*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll_ck", 1,
97*4882a593Smuzhiyun 		2),
98*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll_d2", 1,
99*4882a593Smuzhiyun 		2),
100*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univpll_d2", 1,
101*4882a593Smuzhiyun 		4),
102*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL1_D8, "univpll1_d8", "univpll_d2", 1,
103*4882a593Smuzhiyun 		8),
104*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll_ck", 1,
105*4882a593Smuzhiyun 		3),
106*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univpll_d3", 1,
107*4882a593Smuzhiyun 		2),
108*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univpll_d3", 1,
109*4882a593Smuzhiyun 		4),
110*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univpll_d3", 1,
111*4882a593Smuzhiyun 		8),
112*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll_ck", 1,
113*4882a593Smuzhiyun 		5),
114*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL3_D2, "univpll3_d2", "univpll_d5", 1,
115*4882a593Smuzhiyun 		2),
116*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL3_D4, "univpll3_d4", "univpll_d5", 1,
117*4882a593Smuzhiyun 		4),
118*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL3_D8, "univpll3_d8", "univpll_d5", 1,
119*4882a593Smuzhiyun 		8),
120*4882a593Smuzhiyun 	FACTOR(CLK_TOP_F_MP0_PLL1, "f_mp0_pll1_ck", "univpll_d2", 1,
121*4882a593Smuzhiyun 		1),
122*4882a593Smuzhiyun 	FACTOR(CLK_TOP_F_MP0_PLL2, "f_mp0_pll2_ck", "univpll1_d2", 1,
123*4882a593Smuzhiyun 		1),
124*4882a593Smuzhiyun 	FACTOR(CLK_TOP_F_BIG_PLL1, "f_big_pll1_ck", "univpll_d2", 1,
125*4882a593Smuzhiyun 		1),
126*4882a593Smuzhiyun 	FACTOR(CLK_TOP_F_BIG_PLL2, "f_big_pll2_ck", "univpll1_d2", 1,
127*4882a593Smuzhiyun 		1),
128*4882a593Smuzhiyun 	FACTOR(CLK_TOP_F_BUS_PLL1, "f_bus_pll1_ck", "univpll_d2", 1,
129*4882a593Smuzhiyun 		1),
130*4882a593Smuzhiyun 	FACTOR(CLK_TOP_F_BUS_PLL2, "f_bus_pll2_ck", "univpll1_d2", 1,
131*4882a593Smuzhiyun 		1),
132*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL1, "apll1_ck", "apll1", 1,
133*4882a593Smuzhiyun 		1),
134*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL1_D2, "apll1_d2", "apll1_ck", 1,
135*4882a593Smuzhiyun 		2),
136*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL1_D4, "apll1_d4", "apll1_ck", 1,
137*4882a593Smuzhiyun 		4),
138*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL1_D8, "apll1_d8", "apll1_ck", 1,
139*4882a593Smuzhiyun 		8),
140*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL1_D16, "apll1_d16", "apll1_ck", 1,
141*4882a593Smuzhiyun 		16),
142*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL2, "apll2_ck", "apll2", 1,
143*4882a593Smuzhiyun 		1),
144*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL2_D2, "apll2_d2", "apll2_ck", 1,
145*4882a593Smuzhiyun 		2),
146*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL2_D4, "apll2_d4", "apll2_ck", 1,
147*4882a593Smuzhiyun 		4),
148*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL2_D8, "apll2_d8", "apll2_ck", 1,
149*4882a593Smuzhiyun 		8),
150*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL2_D16, "apll2_d16", "apll2_ck", 1,
151*4882a593Smuzhiyun 		16),
152*4882a593Smuzhiyun 	FACTOR(CLK_TOP_LVDSPLL, "lvdspll_ck", "lvdspll", 1,
153*4882a593Smuzhiyun 		1),
154*4882a593Smuzhiyun 	FACTOR(CLK_TOP_LVDSPLL_D2, "lvdspll_d2", "lvdspll_ck", 1,
155*4882a593Smuzhiyun 		2),
156*4882a593Smuzhiyun 	FACTOR(CLK_TOP_LVDSPLL_D4, "lvdspll_d4", "lvdspll_ck", 1,
157*4882a593Smuzhiyun 		4),
158*4882a593Smuzhiyun 	FACTOR(CLK_TOP_LVDSPLL_D8, "lvdspll_d8", "lvdspll_ck", 1,
159*4882a593Smuzhiyun 		8),
160*4882a593Smuzhiyun 	FACTOR(CLK_TOP_LVDSPLL2, "lvdspll2_ck", "lvdspll2", 1,
161*4882a593Smuzhiyun 		1),
162*4882a593Smuzhiyun 	FACTOR(CLK_TOP_LVDSPLL2_D2, "lvdspll2_d2", "lvdspll2_ck", 1,
163*4882a593Smuzhiyun 		2),
164*4882a593Smuzhiyun 	FACTOR(CLK_TOP_LVDSPLL2_D4, "lvdspll2_d4", "lvdspll2_ck", 1,
165*4882a593Smuzhiyun 		4),
166*4882a593Smuzhiyun 	FACTOR(CLK_TOP_LVDSPLL2_D8, "lvdspll2_d8", "lvdspll2_ck", 1,
167*4882a593Smuzhiyun 		8),
168*4882a593Smuzhiyun 	FACTOR(CLK_TOP_ETHERPLL_125M, "etherpll_125m", "etherpll", 1,
169*4882a593Smuzhiyun 		1),
170*4882a593Smuzhiyun 	FACTOR(CLK_TOP_ETHERPLL_50M, "etherpll_50m", "etherpll", 1,
171*4882a593Smuzhiyun 		1),
172*4882a593Smuzhiyun 	FACTOR(CLK_TOP_CVBS, "cvbs", "cvbspll", 1,
173*4882a593Smuzhiyun 		1),
174*4882a593Smuzhiyun 	FACTOR(CLK_TOP_CVBS_D2, "cvbs_d2", "cvbs", 1,
175*4882a593Smuzhiyun 		2),
176*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL, "mmpll_ck", "mmpll", 1,
177*4882a593Smuzhiyun 		1),
178*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll_ck", 1,
179*4882a593Smuzhiyun 		2),
180*4882a593Smuzhiyun 	FACTOR(CLK_TOP_VENCPLL, "vencpll_ck", "vencpll", 1,
181*4882a593Smuzhiyun 		1),
182*4882a593Smuzhiyun 	FACTOR(CLK_TOP_VENCPLL_D2, "vencpll_d2", "vencpll_ck", 1,
183*4882a593Smuzhiyun 		2),
184*4882a593Smuzhiyun 	FACTOR(CLK_TOP_VCODECPLL, "vcodecpll_ck", "vcodecpll", 1,
185*4882a593Smuzhiyun 		1),
186*4882a593Smuzhiyun 	FACTOR(CLK_TOP_VCODECPLL_D2, "vcodecpll_d2", "vcodecpll_ck", 1,
187*4882a593Smuzhiyun 		2),
188*4882a593Smuzhiyun 	FACTOR(CLK_TOP_TVDPLL, "tvdpll_ck", "tvdpll", 1,
189*4882a593Smuzhiyun 		1),
190*4882a593Smuzhiyun 	FACTOR(CLK_TOP_TVDPLL_D2, "tvdpll_d2", "tvdpll_ck", 1,
191*4882a593Smuzhiyun 		2),
192*4882a593Smuzhiyun 	FACTOR(CLK_TOP_TVDPLL_D4, "tvdpll_d4", "tvdpll_ck", 1,
193*4882a593Smuzhiyun 		4),
194*4882a593Smuzhiyun 	FACTOR(CLK_TOP_TVDPLL_D8, "tvdpll_d8", "tvdpll_ck", 1,
195*4882a593Smuzhiyun 		8),
196*4882a593Smuzhiyun 	FACTOR(CLK_TOP_TVDPLL_429M, "tvdpll_429m", "tvdpll", 1,
197*4882a593Smuzhiyun 		1),
198*4882a593Smuzhiyun 	FACTOR(CLK_TOP_TVDPLL_429M_D2, "tvdpll_429m_d2", "tvdpll_429m", 1,
199*4882a593Smuzhiyun 		2),
200*4882a593Smuzhiyun 	FACTOR(CLK_TOP_TVDPLL_429M_D4, "tvdpll_429m_d4", "tvdpll_429m", 1,
201*4882a593Smuzhiyun 		4),
202*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MSDCPLL, "msdcpll_ck", "msdcpll", 1,
203*4882a593Smuzhiyun 		1),
204*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll_ck", 1,
205*4882a593Smuzhiyun 		2),
206*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MSDCPLL_D4, "msdcpll_d4", "msdcpll_ck", 1,
207*4882a593Smuzhiyun 		4),
208*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MSDCPLL2, "msdcpll2_ck", "msdcpll2", 1,
209*4882a593Smuzhiyun 		1),
210*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MSDCPLL2_D2, "msdcpll2_d2", "msdcpll2_ck", 1,
211*4882a593Smuzhiyun 		2),
212*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MSDCPLL2_D4, "msdcpll2_d4", "msdcpll2_ck", 1,
213*4882a593Smuzhiyun 		4),
214*4882a593Smuzhiyun 	FACTOR(CLK_TOP_D2A_ULCLK_6P5M, "d2a_ulclk_6p5m", "clk26m", 1,
215*4882a593Smuzhiyun 		4),
216*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL1_D3, "apll1_d3", "apll1_ck", 1,
217*4882a593Smuzhiyun 		3),
218*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL2_D3, "apll2_d3", "apll2_ck", 1,
219*4882a593Smuzhiyun 		3),
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun static const char * const axi_parents[] = {
223*4882a593Smuzhiyun 	"clk26m",
224*4882a593Smuzhiyun 	"syspll1_d2",
225*4882a593Smuzhiyun 	"syspll_d5",
226*4882a593Smuzhiyun 	"syspll1_d4",
227*4882a593Smuzhiyun 	"univpll_d5",
228*4882a593Smuzhiyun 	"univpll2_d2",
229*4882a593Smuzhiyun 	"msdcpll2_ck"
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun static const char * const mem_parents[] = {
233*4882a593Smuzhiyun 	"clk26m",
234*4882a593Smuzhiyun 	"dmpll_ck"
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun static const char * const mm_parents[] = {
238*4882a593Smuzhiyun 	"clk26m",
239*4882a593Smuzhiyun 	"vencpll_ck",
240*4882a593Smuzhiyun 	"syspll_d3",
241*4882a593Smuzhiyun 	"syspll1_d2",
242*4882a593Smuzhiyun 	"syspll_d5",
243*4882a593Smuzhiyun 	"syspll1_d4",
244*4882a593Smuzhiyun 	"univpll1_d2",
245*4882a593Smuzhiyun 	"univpll2_d2"
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun static const char * const pwm_parents[] = {
249*4882a593Smuzhiyun 	"clk26m",
250*4882a593Smuzhiyun 	"univpll2_d4",
251*4882a593Smuzhiyun 	"univpll3_d2",
252*4882a593Smuzhiyun 	"univpll1_d4"
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun static const char * const vdec_parents[] = {
256*4882a593Smuzhiyun 	"clk26m",
257*4882a593Smuzhiyun 	"vcodecpll_ck",
258*4882a593Smuzhiyun 	"tvdpll_429m",
259*4882a593Smuzhiyun 	"univpll_d3",
260*4882a593Smuzhiyun 	"vencpll_ck",
261*4882a593Smuzhiyun 	"syspll_d3",
262*4882a593Smuzhiyun 	"univpll1_d2",
263*4882a593Smuzhiyun 	"mmpll_d2",
264*4882a593Smuzhiyun 	"syspll3_d2",
265*4882a593Smuzhiyun 	"tvdpll_ck"
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun static const char * const venc_parents[] = {
269*4882a593Smuzhiyun 	"clk26m",
270*4882a593Smuzhiyun 	"univpll1_d2",
271*4882a593Smuzhiyun 	"mmpll_d2",
272*4882a593Smuzhiyun 	"tvdpll_d2",
273*4882a593Smuzhiyun 	"syspll1_d2",
274*4882a593Smuzhiyun 	"univpll_d5",
275*4882a593Smuzhiyun 	"vcodecpll_d2",
276*4882a593Smuzhiyun 	"univpll2_d2",
277*4882a593Smuzhiyun 	"syspll3_d2"
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun static const char * const mfg_parents[] = {
281*4882a593Smuzhiyun 	"clk26m",
282*4882a593Smuzhiyun 	"mmpll_ck",
283*4882a593Smuzhiyun 	"univpll_d3",
284*4882a593Smuzhiyun 	"clk26m",
285*4882a593Smuzhiyun 	"clk26m",
286*4882a593Smuzhiyun 	"clk26m",
287*4882a593Smuzhiyun 	"clk26m",
288*4882a593Smuzhiyun 	"clk26m",
289*4882a593Smuzhiyun 	"clk26m",
290*4882a593Smuzhiyun 	"syspll_d3",
291*4882a593Smuzhiyun 	"syspll1_d2",
292*4882a593Smuzhiyun 	"syspll_d5",
293*4882a593Smuzhiyun 	"univpll_d3",
294*4882a593Smuzhiyun 	"univpll1_d2",
295*4882a593Smuzhiyun 	"univpll_d5",
296*4882a593Smuzhiyun 	"univpll2_d2"
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun static const char * const camtg_parents[] = {
300*4882a593Smuzhiyun 	"clk26m",
301*4882a593Smuzhiyun 	"univpll_d52",
302*4882a593Smuzhiyun 	"univpll_d208",
303*4882a593Smuzhiyun 	"univpll_d104",
304*4882a593Smuzhiyun 	"clk26m_d2",
305*4882a593Smuzhiyun 	"univpll_d26",
306*4882a593Smuzhiyun 	"univpll2_d8",
307*4882a593Smuzhiyun 	"syspll3_d4",
308*4882a593Smuzhiyun 	"syspll3_d2",
309*4882a593Smuzhiyun 	"univpll1_d4",
310*4882a593Smuzhiyun 	"univpll2_d2"
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun static const char * const uart_parents[] = {
314*4882a593Smuzhiyun 	"clk26m",
315*4882a593Smuzhiyun 	"univpll2_d8"
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun static const char * const spi_parents[] = {
319*4882a593Smuzhiyun 	"clk26m",
320*4882a593Smuzhiyun 	"univpll2_d4",
321*4882a593Smuzhiyun 	"univpll1_d4",
322*4882a593Smuzhiyun 	"univpll2_d2",
323*4882a593Smuzhiyun 	"univpll3_d2",
324*4882a593Smuzhiyun 	"univpll1_d8"
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun static const char * const usb20_parents[] = {
328*4882a593Smuzhiyun 	"clk26m",
329*4882a593Smuzhiyun 	"univpll1_d8",
330*4882a593Smuzhiyun 	"univpll3_d4"
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun static const char * const usb30_parents[] = {
334*4882a593Smuzhiyun 	"clk26m",
335*4882a593Smuzhiyun 	"univpll3_d2",
336*4882a593Smuzhiyun 	"univpll3_d4",
337*4882a593Smuzhiyun 	"univpll2_d4"
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun static const char * const msdc50_0_h_parents[] = {
341*4882a593Smuzhiyun 	"clk26m",
342*4882a593Smuzhiyun 	"syspll1_d2",
343*4882a593Smuzhiyun 	"syspll2_d2",
344*4882a593Smuzhiyun 	"syspll4_d2",
345*4882a593Smuzhiyun 	"univpll_d5",
346*4882a593Smuzhiyun 	"univpll1_d4"
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun static const char * const msdc50_0_parents[] = {
350*4882a593Smuzhiyun 	"clk26m",
351*4882a593Smuzhiyun 	"msdcpll_ck",
352*4882a593Smuzhiyun 	"msdcpll_d2",
353*4882a593Smuzhiyun 	"univpll1_d4",
354*4882a593Smuzhiyun 	"syspll2_d2",
355*4882a593Smuzhiyun 	"msdcpll_d4",
356*4882a593Smuzhiyun 	"vencpll_d2",
357*4882a593Smuzhiyun 	"univpll1_d2",
358*4882a593Smuzhiyun 	"msdcpll2_ck",
359*4882a593Smuzhiyun 	"msdcpll2_d2",
360*4882a593Smuzhiyun 	"msdcpll2_d4"
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun static const char * const msdc30_1_parents[] = {
364*4882a593Smuzhiyun 	"clk26m",
365*4882a593Smuzhiyun 	"univpll2_d2",
366*4882a593Smuzhiyun 	"msdcpll_d2",
367*4882a593Smuzhiyun 	"univpll1_d4",
368*4882a593Smuzhiyun 	"syspll2_d2",
369*4882a593Smuzhiyun 	"univpll_d7",
370*4882a593Smuzhiyun 	"vencpll_d2"
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun static const char * const msdc30_3_parents[] = {
374*4882a593Smuzhiyun 	"clk26m",
375*4882a593Smuzhiyun 	"msdcpll2_ck",
376*4882a593Smuzhiyun 	"msdcpll2_d2",
377*4882a593Smuzhiyun 	"univpll2_d2",
378*4882a593Smuzhiyun 	"msdcpll2_d4",
379*4882a593Smuzhiyun 	"univpll1_d4",
380*4882a593Smuzhiyun 	"syspll2_d2",
381*4882a593Smuzhiyun 	"syspll_d7",
382*4882a593Smuzhiyun 	"univpll_d7",
383*4882a593Smuzhiyun 	"vencpll_d2",
384*4882a593Smuzhiyun 	"msdcpll_ck",
385*4882a593Smuzhiyun 	"msdcpll_d2",
386*4882a593Smuzhiyun 	"msdcpll_d4"
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun static const char * const audio_parents[] = {
390*4882a593Smuzhiyun 	"clk26m",
391*4882a593Smuzhiyun 	"syspll3_d4",
392*4882a593Smuzhiyun 	"syspll4_d4",
393*4882a593Smuzhiyun 	"syspll1_d16"
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun static const char * const aud_intbus_parents[] = {
397*4882a593Smuzhiyun 	"clk26m",
398*4882a593Smuzhiyun 	"syspll1_d4",
399*4882a593Smuzhiyun 	"syspll4_d2",
400*4882a593Smuzhiyun 	"univpll3_d2",
401*4882a593Smuzhiyun 	"univpll2_d8",
402*4882a593Smuzhiyun 	"syspll3_d2",
403*4882a593Smuzhiyun 	"syspll3_d4"
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun static const char * const pmicspi_parents[] = {
407*4882a593Smuzhiyun 	"clk26m",
408*4882a593Smuzhiyun 	"syspll1_d8",
409*4882a593Smuzhiyun 	"syspll3_d4",
410*4882a593Smuzhiyun 	"syspll1_d16",
411*4882a593Smuzhiyun 	"univpll3_d4",
412*4882a593Smuzhiyun 	"univpll_d26",
413*4882a593Smuzhiyun 	"syspll3_d4"
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun static const char * const dpilvds1_parents[] = {
417*4882a593Smuzhiyun 	"clk26m",
418*4882a593Smuzhiyun 	"lvdspll2_ck",
419*4882a593Smuzhiyun 	"lvdspll2_d2",
420*4882a593Smuzhiyun 	"lvdspll2_d4",
421*4882a593Smuzhiyun 	"lvdspll2_d8",
422*4882a593Smuzhiyun 	"clkfpc"
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun static const char * const atb_parents[] = {
426*4882a593Smuzhiyun 	"clk26m",
427*4882a593Smuzhiyun 	"syspll1_d2",
428*4882a593Smuzhiyun 	"univpll_d5",
429*4882a593Smuzhiyun 	"syspll_d5"
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun static const char * const nr_parents[] = {
433*4882a593Smuzhiyun 	"clk26m",
434*4882a593Smuzhiyun 	"univpll1_d4",
435*4882a593Smuzhiyun 	"syspll2_d2",
436*4882a593Smuzhiyun 	"syspll1_d4",
437*4882a593Smuzhiyun 	"univpll1_d8",
438*4882a593Smuzhiyun 	"univpll3_d2",
439*4882a593Smuzhiyun 	"univpll2_d2",
440*4882a593Smuzhiyun 	"syspll_d5"
441*4882a593Smuzhiyun };
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun static const char * const nfi2x_parents[] = {
444*4882a593Smuzhiyun 	"clk26m",
445*4882a593Smuzhiyun 	"syspll4_d4",
446*4882a593Smuzhiyun 	"univpll3_d4",
447*4882a593Smuzhiyun 	"univpll1_d8",
448*4882a593Smuzhiyun 	"syspll2_d4",
449*4882a593Smuzhiyun 	"univpll3_d2",
450*4882a593Smuzhiyun 	"syspll_d7",
451*4882a593Smuzhiyun 	"syspll2_d2",
452*4882a593Smuzhiyun 	"univpll2_d2",
453*4882a593Smuzhiyun 	"syspll_d5",
454*4882a593Smuzhiyun 	"syspll1_d2"
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun static const char * const irda_parents[] = {
458*4882a593Smuzhiyun 	"clk26m",
459*4882a593Smuzhiyun 	"univpll2_d4",
460*4882a593Smuzhiyun 	"syspll2_d4",
461*4882a593Smuzhiyun 	"univpll2_d8"
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun static const char * const cci400_parents[] = {
465*4882a593Smuzhiyun 	"clk26m",
466*4882a593Smuzhiyun 	"vencpll_ck",
467*4882a593Smuzhiyun 	"armca35pll_600m",
468*4882a593Smuzhiyun 	"armca35pll_400m",
469*4882a593Smuzhiyun 	"univpll_d2",
470*4882a593Smuzhiyun 	"syspll_d2",
471*4882a593Smuzhiyun 	"msdcpll_ck",
472*4882a593Smuzhiyun 	"univpll_d3"
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun static const char * const aud_1_parents[] = {
476*4882a593Smuzhiyun 	"clk26m",
477*4882a593Smuzhiyun 	"apll1_ck",
478*4882a593Smuzhiyun 	"univpll2_d4",
479*4882a593Smuzhiyun 	"univpll2_d8"
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun static const char * const aud_2_parents[] = {
483*4882a593Smuzhiyun 	"clk26m",
484*4882a593Smuzhiyun 	"apll2_ck",
485*4882a593Smuzhiyun 	"univpll2_d4",
486*4882a593Smuzhiyun 	"univpll2_d8"
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun static const char * const mem_mfg_parents[] = {
490*4882a593Smuzhiyun 	"clk26m",
491*4882a593Smuzhiyun 	"mmpll_ck",
492*4882a593Smuzhiyun 	"univpll_d3"
493*4882a593Smuzhiyun };
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun static const char * const axi_mfg_parents[] = {
496*4882a593Smuzhiyun 	"clk26m",
497*4882a593Smuzhiyun 	"axi_sel",
498*4882a593Smuzhiyun 	"univpll_d5"
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun static const char * const scam_parents[] = {
502*4882a593Smuzhiyun 	"clk26m",
503*4882a593Smuzhiyun 	"syspll3_d2",
504*4882a593Smuzhiyun 	"univpll2_d4",
505*4882a593Smuzhiyun 	"syspll2_d4"
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun static const char * const nfiecc_parents[] = {
509*4882a593Smuzhiyun 	"clk26m",
510*4882a593Smuzhiyun 	"nfi2x_sel",
511*4882a593Smuzhiyun 	"syspll_d7",
512*4882a593Smuzhiyun 	"syspll2_d2",
513*4882a593Smuzhiyun 	"univpll2_d2",
514*4882a593Smuzhiyun 	"univpll_d5",
515*4882a593Smuzhiyun 	"syspll1_d2"
516*4882a593Smuzhiyun };
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun static const char * const pe2_mac_p0_parents[] = {
519*4882a593Smuzhiyun 	"clk26m",
520*4882a593Smuzhiyun 	"syspll1_d8",
521*4882a593Smuzhiyun 	"syspll4_d2",
522*4882a593Smuzhiyun 	"syspll2_d4",
523*4882a593Smuzhiyun 	"univpll2_d4",
524*4882a593Smuzhiyun 	"syspll3_d2"
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun static const char * const dpilvds_parents[] = {
528*4882a593Smuzhiyun 	"clk26m",
529*4882a593Smuzhiyun 	"lvdspll_ck",
530*4882a593Smuzhiyun 	"lvdspll_d2",
531*4882a593Smuzhiyun 	"lvdspll_d4",
532*4882a593Smuzhiyun 	"lvdspll_d8",
533*4882a593Smuzhiyun 	"clkfpc"
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun static const char * const hdcp_parents[] = {
537*4882a593Smuzhiyun 	"clk26m",
538*4882a593Smuzhiyun 	"syspll4_d2",
539*4882a593Smuzhiyun 	"syspll3_d4",
540*4882a593Smuzhiyun 	"univpll2_d4"
541*4882a593Smuzhiyun };
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun static const char * const hdcp_24m_parents[] = {
544*4882a593Smuzhiyun 	"clk26m",
545*4882a593Smuzhiyun 	"univpll_d26",
546*4882a593Smuzhiyun 	"univpll_d52",
547*4882a593Smuzhiyun 	"univpll2_d8"
548*4882a593Smuzhiyun };
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun static const char * const rtc_parents[] = {
551*4882a593Smuzhiyun 	"clkrtc_int",
552*4882a593Smuzhiyun 	"clkrtc_ext",
553*4882a593Smuzhiyun 	"clk26m",
554*4882a593Smuzhiyun 	"univpll3_d8"
555*4882a593Smuzhiyun };
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun static const char * const spinor_parents[] = {
558*4882a593Smuzhiyun 	"clk26m",
559*4882a593Smuzhiyun 	"clk26m_d2",
560*4882a593Smuzhiyun 	"syspll4_d4",
561*4882a593Smuzhiyun 	"univpll2_d8",
562*4882a593Smuzhiyun 	"univpll3_d4",
563*4882a593Smuzhiyun 	"syspll4_d2",
564*4882a593Smuzhiyun 	"syspll2_d4",
565*4882a593Smuzhiyun 	"univpll2_d4",
566*4882a593Smuzhiyun 	"etherpll_125m",
567*4882a593Smuzhiyun 	"syspll1_d4"
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun static const char * const apll_parents[] = {
571*4882a593Smuzhiyun 	"clk26m",
572*4882a593Smuzhiyun 	"apll1_ck",
573*4882a593Smuzhiyun 	"apll1_d2",
574*4882a593Smuzhiyun 	"apll1_d4",
575*4882a593Smuzhiyun 	"apll1_d8",
576*4882a593Smuzhiyun 	"apll1_d16",
577*4882a593Smuzhiyun 	"apll2_ck",
578*4882a593Smuzhiyun 	"apll2_d2",
579*4882a593Smuzhiyun 	"apll2_d4",
580*4882a593Smuzhiyun 	"apll2_d8",
581*4882a593Smuzhiyun 	"apll2_d16",
582*4882a593Smuzhiyun 	"clk26m",
583*4882a593Smuzhiyun 	"clk26m"
584*4882a593Smuzhiyun };
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun static const char * const a1sys_hp_parents[] = {
587*4882a593Smuzhiyun 	"clk26m",
588*4882a593Smuzhiyun 	"apll1_ck",
589*4882a593Smuzhiyun 	"apll1_d2",
590*4882a593Smuzhiyun 	"apll1_d4",
591*4882a593Smuzhiyun 	"apll1_d8",
592*4882a593Smuzhiyun 	"apll1_d3"
593*4882a593Smuzhiyun };
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun static const char * const a2sys_hp_parents[] = {
596*4882a593Smuzhiyun 	"clk26m",
597*4882a593Smuzhiyun 	"apll2_ck",
598*4882a593Smuzhiyun 	"apll2_d2",
599*4882a593Smuzhiyun 	"apll2_d4",
600*4882a593Smuzhiyun 	"apll2_d8",
601*4882a593Smuzhiyun 	"apll2_d3"
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun static const char * const asm_l_parents[] = {
605*4882a593Smuzhiyun 	"clk26m",
606*4882a593Smuzhiyun 	"univpll2_d4",
607*4882a593Smuzhiyun 	"univpll2_d2",
608*4882a593Smuzhiyun 	"syspll_d5"
609*4882a593Smuzhiyun };
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun static const char * const i2so1_parents[] = {
612*4882a593Smuzhiyun 	"clk26m",
613*4882a593Smuzhiyun 	"apll1_ck",
614*4882a593Smuzhiyun 	"apll2_ck"
615*4882a593Smuzhiyun };
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun static const char * const ether_125m_parents[] = {
618*4882a593Smuzhiyun 	"clk26m",
619*4882a593Smuzhiyun 	"etherpll_125m",
620*4882a593Smuzhiyun 	"univpll3_d2"
621*4882a593Smuzhiyun };
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun static const char * const ether_50m_parents[] = {
624*4882a593Smuzhiyun 	"clk26m",
625*4882a593Smuzhiyun 	"etherpll_50m",
626*4882a593Smuzhiyun 	"apll1_d3",
627*4882a593Smuzhiyun 	"univpll3_d4"
628*4882a593Smuzhiyun };
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun static const char * const jpgdec_parents[] = {
631*4882a593Smuzhiyun 	"clk26m",
632*4882a593Smuzhiyun 	"univpll_d3",
633*4882a593Smuzhiyun 	"tvdpll_429m",
634*4882a593Smuzhiyun 	"vencpll_ck",
635*4882a593Smuzhiyun 	"syspll_d3",
636*4882a593Smuzhiyun 	"vcodecpll_ck",
637*4882a593Smuzhiyun 	"univpll1_d2",
638*4882a593Smuzhiyun 	"armca35pll_400m",
639*4882a593Smuzhiyun 	"tvdpll_429m_d2",
640*4882a593Smuzhiyun 	"tvdpll_429m_d4"
641*4882a593Smuzhiyun };
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun static const char * const spislv_parents[] = {
644*4882a593Smuzhiyun 	"clk26m",
645*4882a593Smuzhiyun 	"univpll2_d4",
646*4882a593Smuzhiyun 	"univpll1_d4",
647*4882a593Smuzhiyun 	"univpll2_d2",
648*4882a593Smuzhiyun 	"univpll3_d2",
649*4882a593Smuzhiyun 	"univpll1_d8",
650*4882a593Smuzhiyun 	"univpll1_d2",
651*4882a593Smuzhiyun 	"univpll_d5"
652*4882a593Smuzhiyun };
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun static const char * const ether_parents[] = {
655*4882a593Smuzhiyun 	"clk26m",
656*4882a593Smuzhiyun 	"etherpll_50m",
657*4882a593Smuzhiyun 	"univpll_d26"
658*4882a593Smuzhiyun };
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun static const char * const di_parents[] = {
661*4882a593Smuzhiyun 	"clk26m",
662*4882a593Smuzhiyun 	"tvdpll_d2",
663*4882a593Smuzhiyun 	"tvdpll_d4",
664*4882a593Smuzhiyun 	"tvdpll_d8",
665*4882a593Smuzhiyun 	"vencpll_ck",
666*4882a593Smuzhiyun 	"vencpll_d2",
667*4882a593Smuzhiyun 	"cvbs",
668*4882a593Smuzhiyun 	"cvbs_d2"
669*4882a593Smuzhiyun };
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun static const char * const tvd_parents[] = {
672*4882a593Smuzhiyun 	"clk26m",
673*4882a593Smuzhiyun 	"cvbs_d2",
674*4882a593Smuzhiyun 	"univpll2_d8"
675*4882a593Smuzhiyun };
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun static const char * const i2c_parents[] = {
678*4882a593Smuzhiyun 	"clk26m",
679*4882a593Smuzhiyun 	"univpll_d26",
680*4882a593Smuzhiyun 	"univpll2_d4",
681*4882a593Smuzhiyun 	"univpll3_d2",
682*4882a593Smuzhiyun 	"univpll1_d4"
683*4882a593Smuzhiyun };
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun static const char * const msdc0p_aes_parents[] = {
686*4882a593Smuzhiyun 	"clk26m",
687*4882a593Smuzhiyun 	"syspll_d2",
688*4882a593Smuzhiyun 	"univpll_d3",
689*4882a593Smuzhiyun 	"vcodecpll_ck"
690*4882a593Smuzhiyun };
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun static const char * const cmsys_parents[] = {
693*4882a593Smuzhiyun 	"clk26m",
694*4882a593Smuzhiyun 	"univpll_d3",
695*4882a593Smuzhiyun 	"syspll_d3",
696*4882a593Smuzhiyun 	"syspll1_d2",
697*4882a593Smuzhiyun 	"syspll2_d2"
698*4882a593Smuzhiyun };
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun static const char * const gcpu_parents[] = {
701*4882a593Smuzhiyun 	"clk26m",
702*4882a593Smuzhiyun 	"syspll_d3",
703*4882a593Smuzhiyun 	"syspll1_d2",
704*4882a593Smuzhiyun 	"univpll1_d2",
705*4882a593Smuzhiyun 	"univpll_d5",
706*4882a593Smuzhiyun 	"univpll3_d2",
707*4882a593Smuzhiyun 	"univpll_d3"
708*4882a593Smuzhiyun };
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun static const char * const aud_apll1_parents[] = {
711*4882a593Smuzhiyun 	"apll1",
712*4882a593Smuzhiyun 	"clkaud_ext_i_1"
713*4882a593Smuzhiyun };
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun static const char * const aud_apll2_parents[] = {
716*4882a593Smuzhiyun 	"apll2",
717*4882a593Smuzhiyun 	"clkaud_ext_i_2"
718*4882a593Smuzhiyun };
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun static const char * const apll1_ref_parents[] = {
721*4882a593Smuzhiyun 	"clkaud_ext_i_2",
722*4882a593Smuzhiyun 	"clkaud_ext_i_1",
723*4882a593Smuzhiyun 	"clki2si0_mck_i",
724*4882a593Smuzhiyun 	"clki2si1_mck_i",
725*4882a593Smuzhiyun 	"clki2si2_mck_i",
726*4882a593Smuzhiyun 	"clktdmin_mclk_i",
727*4882a593Smuzhiyun 	"clki2si2_mck_i",
728*4882a593Smuzhiyun 	"clktdmin_mclk_i"
729*4882a593Smuzhiyun };
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun static const char * const audull_vtx_parents[] = {
732*4882a593Smuzhiyun 	"d2a_ulclk_6p5m",
733*4882a593Smuzhiyun 	"clkaud_ext_i_0"
734*4882a593Smuzhiyun };
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun static struct mtk_composite top_muxes[] = {
737*4882a593Smuzhiyun 	/* CLK_CFG_0 */
738*4882a593Smuzhiyun 	MUX_GATE_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents, 0x040, 0, 3,
739*4882a593Smuzhiyun 		7, CLK_IS_CRITICAL),
740*4882a593Smuzhiyun 	MUX_GATE_FLAGS(CLK_TOP_MEM_SEL, "mem_sel", mem_parents, 0x040, 8, 1,
741*4882a593Smuzhiyun 		15, CLK_IS_CRITICAL),
742*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MM_SEL, "mm_sel",
743*4882a593Smuzhiyun 		mm_parents, 0x040, 24, 3, 31),
744*4882a593Smuzhiyun 	/* CLK_CFG_1 */
745*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_PWM_SEL, "pwm_sel",
746*4882a593Smuzhiyun 		pwm_parents, 0x050, 0, 2, 7),
747*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel",
748*4882a593Smuzhiyun 		vdec_parents, 0x050, 8, 4, 15),
749*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_VENC_SEL, "venc_sel",
750*4882a593Smuzhiyun 		venc_parents, 0x050, 16, 4, 23),
751*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MFG_SEL, "mfg_sel",
752*4882a593Smuzhiyun 		mfg_parents, 0x050, 24, 4, 31),
753*4882a593Smuzhiyun 	/* CLK_CFG_2 */
754*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_CAMTG_SEL, "camtg_sel",
755*4882a593Smuzhiyun 		camtg_parents, 0x060, 0, 4, 7),
756*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_UART_SEL, "uart_sel",
757*4882a593Smuzhiyun 		uart_parents, 0x060, 8, 1, 15),
758*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_SPI_SEL, "spi_sel",
759*4882a593Smuzhiyun 		spi_parents, 0x060, 16, 3, 23),
760*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_USB20_SEL, "usb20_sel",
761*4882a593Smuzhiyun 		usb20_parents, 0x060, 24, 2, 31),
762*4882a593Smuzhiyun 	/* CLK_CFG_3 */
763*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_USB30_SEL, "usb30_sel",
764*4882a593Smuzhiyun 		usb30_parents, 0x070, 0, 2, 7),
765*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MSDC50_0_HCLK_SEL, "msdc50_0_h_sel",
766*4882a593Smuzhiyun 		msdc50_0_h_parents, 0x070, 8, 3, 15),
767*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel",
768*4882a593Smuzhiyun 		msdc50_0_parents, 0x070, 16, 4, 23),
769*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel",
770*4882a593Smuzhiyun 		msdc30_1_parents, 0x070, 24, 3, 31),
771*4882a593Smuzhiyun 	/* CLK_CFG_4 */
772*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MSDC30_2_SEL, "msdc30_2_sel",
773*4882a593Smuzhiyun 		msdc30_1_parents, 0x080, 0, 3, 7),
774*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MSDC30_3_SEL, "msdc30_3_sel",
775*4882a593Smuzhiyun 		msdc30_3_parents, 0x080, 8, 4, 15),
776*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_AUDIO_SEL, "audio_sel",
777*4882a593Smuzhiyun 		audio_parents, 0x080, 16, 2, 23),
778*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel",
779*4882a593Smuzhiyun 		aud_intbus_parents, 0x080, 24, 3, 31),
780*4882a593Smuzhiyun 	/* CLK_CFG_5 */
781*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_PMICSPI_SEL, "pmicspi_sel",
782*4882a593Smuzhiyun 		pmicspi_parents, 0x090, 0, 3, 7),
783*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_DPILVDS1_SEL, "dpilvds1_sel",
784*4882a593Smuzhiyun 		dpilvds1_parents, 0x090, 8, 3, 15),
785*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_ATB_SEL, "atb_sel",
786*4882a593Smuzhiyun 		atb_parents, 0x090, 16, 2, 23),
787*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_NR_SEL, "nr_sel",
788*4882a593Smuzhiyun 		nr_parents, 0x090, 24, 3, 31),
789*4882a593Smuzhiyun 	/* CLK_CFG_6 */
790*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_NFI2X_SEL, "nfi2x_sel",
791*4882a593Smuzhiyun 		nfi2x_parents, 0x0a0, 0, 4, 7),
792*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_IRDA_SEL, "irda_sel",
793*4882a593Smuzhiyun 		irda_parents, 0x0a0, 8, 2, 15),
794*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_CCI400_SEL, "cci400_sel",
795*4882a593Smuzhiyun 		cci400_parents, 0x0a0, 16, 3, 23),
796*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_AUD_1_SEL, "aud_1_sel",
797*4882a593Smuzhiyun 		aud_1_parents, 0x0a0, 24, 2, 31),
798*4882a593Smuzhiyun 	/* CLK_CFG_7 */
799*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_AUD_2_SEL, "aud_2_sel",
800*4882a593Smuzhiyun 		aud_2_parents, 0x0b0, 0, 2, 7),
801*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MEM_MFG_IN_AS_SEL, "mem_mfg_sel",
802*4882a593Smuzhiyun 		mem_mfg_parents, 0x0b0, 8, 2, 15),
803*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_AXI_MFG_IN_AS_SEL, "axi_mfg_sel",
804*4882a593Smuzhiyun 		axi_mfg_parents, 0x0b0, 16, 2, 23),
805*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_SCAM_SEL, "scam_sel",
806*4882a593Smuzhiyun 		scam_parents, 0x0b0, 24, 2, 31),
807*4882a593Smuzhiyun 	/* CLK_CFG_8 */
808*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_NFIECC_SEL, "nfiecc_sel",
809*4882a593Smuzhiyun 		nfiecc_parents, 0x0c0, 0, 3, 7),
810*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_PE2_MAC_P0_SEL, "pe2_mac_p0_sel",
811*4882a593Smuzhiyun 		pe2_mac_p0_parents, 0x0c0, 8, 3, 15),
812*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_PE2_MAC_P1_SEL, "pe2_mac_p1_sel",
813*4882a593Smuzhiyun 		pe2_mac_p0_parents, 0x0c0, 16, 3, 23),
814*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_DPILVDS_SEL, "dpilvds_sel",
815*4882a593Smuzhiyun 		dpilvds_parents, 0x0c0, 24, 3, 31),
816*4882a593Smuzhiyun 	/* CLK_CFG_9 */
817*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MSDC50_3_HCLK_SEL, "msdc50_3_h_sel",
818*4882a593Smuzhiyun 		msdc50_0_h_parents, 0x0d0, 0, 3, 7),
819*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_HDCP_SEL, "hdcp_sel",
820*4882a593Smuzhiyun 		hdcp_parents, 0x0d0, 8, 2, 15),
821*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_HDCP_24M_SEL, "hdcp_24m_sel",
822*4882a593Smuzhiyun 		hdcp_24m_parents, 0x0d0, 16, 2, 23),
823*4882a593Smuzhiyun 	MUX_GATE_FLAGS(CLK_TOP_RTC_SEL, "rtc_sel", rtc_parents, 0x0d0, 24, 2,
824*4882a593Smuzhiyun 		31, CLK_IS_CRITICAL),
825*4882a593Smuzhiyun 	/* CLK_CFG_10 */
826*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_SPINOR_SEL, "spinor_sel",
827*4882a593Smuzhiyun 		spinor_parents, 0x500, 0, 4, 7),
828*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_APLL_SEL, "apll_sel",
829*4882a593Smuzhiyun 		apll_parents, 0x500, 8, 4, 15),
830*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_APLL2_SEL, "apll2_sel",
831*4882a593Smuzhiyun 		apll_parents, 0x500, 16, 4, 23),
832*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_A1SYS_HP_SEL, "a1sys_hp_sel",
833*4882a593Smuzhiyun 		a1sys_hp_parents, 0x500, 24, 3, 31),
834*4882a593Smuzhiyun 	/* CLK_CFG_11 */
835*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_A2SYS_HP_SEL, "a2sys_hp_sel",
836*4882a593Smuzhiyun 		a2sys_hp_parents, 0x510, 0, 3, 7),
837*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_ASM_L_SEL, "asm_l_sel",
838*4882a593Smuzhiyun 		asm_l_parents, 0x510, 8, 2, 15),
839*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_ASM_M_SEL, "asm_m_sel",
840*4882a593Smuzhiyun 		asm_l_parents, 0x510, 16, 2, 23),
841*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_ASM_H_SEL, "asm_h_sel",
842*4882a593Smuzhiyun 		asm_l_parents, 0x510, 24, 2, 31),
843*4882a593Smuzhiyun 	/* CLK_CFG_12 */
844*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_I2SO1_SEL, "i2so1_sel",
845*4882a593Smuzhiyun 		i2so1_parents, 0x520, 0, 2, 7),
846*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_I2SO2_SEL, "i2so2_sel",
847*4882a593Smuzhiyun 		i2so1_parents, 0x520, 8, 2, 15),
848*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_I2SO3_SEL, "i2so3_sel",
849*4882a593Smuzhiyun 		i2so1_parents, 0x520, 16, 2, 23),
850*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_TDMO0_SEL, "tdmo0_sel",
851*4882a593Smuzhiyun 		i2so1_parents, 0x520, 24, 2, 31),
852*4882a593Smuzhiyun 	/* CLK_CFG_13 */
853*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_TDMO1_SEL, "tdmo1_sel",
854*4882a593Smuzhiyun 		i2so1_parents, 0x530, 0, 2, 7),
855*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_I2SI1_SEL, "i2si1_sel",
856*4882a593Smuzhiyun 		i2so1_parents, 0x530, 8, 2, 15),
857*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_I2SI2_SEL, "i2si2_sel",
858*4882a593Smuzhiyun 		i2so1_parents, 0x530, 16, 2, 23),
859*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_I2SI3_SEL, "i2si3_sel",
860*4882a593Smuzhiyun 		i2so1_parents, 0x530, 24, 2, 31),
861*4882a593Smuzhiyun 	/* CLK_CFG_14 */
862*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_ETHER_125M_SEL, "ether_125m_sel",
863*4882a593Smuzhiyun 		ether_125m_parents, 0x540, 0, 2, 7),
864*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_ETHER_50M_SEL, "ether_50m_sel",
865*4882a593Smuzhiyun 		ether_50m_parents, 0x540, 8, 2, 15),
866*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_JPGDEC_SEL, "jpgdec_sel",
867*4882a593Smuzhiyun 		jpgdec_parents, 0x540, 16, 4, 23),
868*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_SPISLV_SEL, "spislv_sel",
869*4882a593Smuzhiyun 		spislv_parents, 0x540, 24, 3, 31),
870*4882a593Smuzhiyun 	/* CLK_CFG_15 */
871*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_ETHER_50M_RMII_SEL, "ether_sel",
872*4882a593Smuzhiyun 		ether_parents, 0x550, 0, 2, 7),
873*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_CAM2TG_SEL, "cam2tg_sel",
874*4882a593Smuzhiyun 		camtg_parents, 0x550, 8, 4, 15),
875*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_DI_SEL, "di_sel",
876*4882a593Smuzhiyun 		di_parents, 0x550, 16, 3, 23),
877*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_TVD_SEL, "tvd_sel",
878*4882a593Smuzhiyun 		tvd_parents, 0x550, 24, 2, 31),
879*4882a593Smuzhiyun 	/* CLK_CFG_16 */
880*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_I2C_SEL, "i2c_sel",
881*4882a593Smuzhiyun 		i2c_parents, 0x560, 0, 3, 7),
882*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_PWM_INFRA_SEL, "pwm_infra_sel",
883*4882a593Smuzhiyun 		pwm_parents, 0x560, 8, 2, 15),
884*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MSDC0P_AES_SEL, "msdc0p_aes_sel",
885*4882a593Smuzhiyun 		msdc0p_aes_parents, 0x560, 16, 2, 23),
886*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_CMSYS_SEL, "cmsys_sel",
887*4882a593Smuzhiyun 		cmsys_parents, 0x560, 24, 3, 31),
888*4882a593Smuzhiyun 	/* CLK_CFG_17 */
889*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_GCPU_SEL, "gcpu_sel",
890*4882a593Smuzhiyun 		gcpu_parents, 0x570, 0, 3, 7),
891*4882a593Smuzhiyun 	/* CLK_AUDDIV_4 */
892*4882a593Smuzhiyun 	MUX(CLK_TOP_AUD_APLL1_SEL, "aud_apll1_sel",
893*4882a593Smuzhiyun 		aud_apll1_parents, 0x134, 0, 1),
894*4882a593Smuzhiyun 	MUX(CLK_TOP_AUD_APLL2_SEL, "aud_apll2_sel",
895*4882a593Smuzhiyun 		aud_apll2_parents, 0x134, 1, 1),
896*4882a593Smuzhiyun 	MUX(CLK_TOP_DA_AUDULL_VTX_6P5M_SEL, "audull_vtx_sel",
897*4882a593Smuzhiyun 		audull_vtx_parents, 0x134, 31, 1),
898*4882a593Smuzhiyun 	MUX(CLK_TOP_APLL1_REF_SEL, "apll1_ref_sel",
899*4882a593Smuzhiyun 		apll1_ref_parents, 0x134, 4, 3),
900*4882a593Smuzhiyun 	MUX(CLK_TOP_APLL2_REF_SEL, "apll2_ref_sel",
901*4882a593Smuzhiyun 		apll1_ref_parents, 0x134, 7, 3),
902*4882a593Smuzhiyun };
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun static const char * const mcu_mp0_parents[] = {
905*4882a593Smuzhiyun 	"clk26m",
906*4882a593Smuzhiyun 	"armca35pll_ck",
907*4882a593Smuzhiyun 	"f_mp0_pll1_ck",
908*4882a593Smuzhiyun 	"f_mp0_pll2_ck"
909*4882a593Smuzhiyun };
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun static const char * const mcu_mp2_parents[] = {
912*4882a593Smuzhiyun 	"clk26m",
913*4882a593Smuzhiyun 	"armca72pll_ck",
914*4882a593Smuzhiyun 	"f_big_pll1_ck",
915*4882a593Smuzhiyun 	"f_big_pll2_ck"
916*4882a593Smuzhiyun };
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun static const char * const mcu_bus_parents[] = {
919*4882a593Smuzhiyun 	"clk26m",
920*4882a593Smuzhiyun 	"cci400_sel",
921*4882a593Smuzhiyun 	"f_bus_pll1_ck",
922*4882a593Smuzhiyun 	"f_bus_pll2_ck"
923*4882a593Smuzhiyun };
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun static struct mtk_composite mcu_muxes[] = {
926*4882a593Smuzhiyun 	/* mp0_pll_divider_cfg */
927*4882a593Smuzhiyun 	MUX_GATE_FLAGS(CLK_MCU_MP0_SEL, "mcu_mp0_sel", mcu_mp0_parents, 0x7A0,
928*4882a593Smuzhiyun 		9, 2, -1, CLK_IS_CRITICAL),
929*4882a593Smuzhiyun 	/* mp2_pll_divider_cfg */
930*4882a593Smuzhiyun 	MUX_GATE_FLAGS(CLK_MCU_MP2_SEL, "mcu_mp2_sel", mcu_mp2_parents, 0x7A8,
931*4882a593Smuzhiyun 		9, 2, -1, CLK_IS_CRITICAL),
932*4882a593Smuzhiyun 	/* bus_pll_divider_cfg */
933*4882a593Smuzhiyun 	MUX_GATE_FLAGS(CLK_MCU_BUS_SEL, "mcu_bus_sel", mcu_bus_parents, 0x7C0,
934*4882a593Smuzhiyun 		9, 2, -1, CLK_IS_CRITICAL),
935*4882a593Smuzhiyun };
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun static const struct mtk_clk_divider top_adj_divs[] = {
938*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_APLL_DIV0, "apll_div0", "i2so1_sel", 0x124, 0, 8),
939*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_APLL_DIV1, "apll_div1", "i2so2_sel", 0x124, 8, 8),
940*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_APLL_DIV2, "apll_div2", "i2so3_sel", 0x124, 16, 8),
941*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_APLL_DIV3, "apll_div3", "tdmo0_sel", 0x124, 24, 8),
942*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_APLL_DIV4, "apll_div4", "tdmo1_sel", 0x128, 0, 8),
943*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_APLL_DIV5, "apll_div5", "i2si1_sel", 0x128, 8, 8),
944*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_APLL_DIV6, "apll_div6", "i2si2_sel", 0x128, 16, 8),
945*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_APLL_DIV7, "apll_div7", "i2si3_sel", 0x128, 24, 8),
946*4882a593Smuzhiyun };
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun static const struct mtk_gate_regs top0_cg_regs = {
949*4882a593Smuzhiyun 	.set_ofs = 0x120,
950*4882a593Smuzhiyun 	.clr_ofs = 0x120,
951*4882a593Smuzhiyun 	.sta_ofs = 0x120,
952*4882a593Smuzhiyun };
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun static const struct mtk_gate_regs top1_cg_regs = {
955*4882a593Smuzhiyun 	.set_ofs = 0x424,
956*4882a593Smuzhiyun 	.clr_ofs = 0x424,
957*4882a593Smuzhiyun 	.sta_ofs = 0x424,
958*4882a593Smuzhiyun };
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun #define GATE_TOP0(_id, _name, _parent, _shift) {	\
961*4882a593Smuzhiyun 		.id = _id,				\
962*4882a593Smuzhiyun 		.name = _name,				\
963*4882a593Smuzhiyun 		.parent_name = _parent,			\
964*4882a593Smuzhiyun 		.regs = &top0_cg_regs,			\
965*4882a593Smuzhiyun 		.shift = _shift,			\
966*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_no_setclr,	\
967*4882a593Smuzhiyun 	}
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun #define GATE_TOP1(_id, _name, _parent, _shift) {	\
970*4882a593Smuzhiyun 		.id = _id,				\
971*4882a593Smuzhiyun 		.name = _name,				\
972*4882a593Smuzhiyun 		.parent_name = _parent,			\
973*4882a593Smuzhiyun 		.regs = &top1_cg_regs,			\
974*4882a593Smuzhiyun 		.shift = _shift,			\
975*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_no_setclr_inv,	\
976*4882a593Smuzhiyun 	}
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun static const struct mtk_gate top_clks[] = {
979*4882a593Smuzhiyun 	/* TOP0 */
980*4882a593Smuzhiyun 	GATE_TOP0(CLK_TOP_APLL_DIV_PDN0, "apll_div_pdn0", "i2so1_sel", 0),
981*4882a593Smuzhiyun 	GATE_TOP0(CLK_TOP_APLL_DIV_PDN1, "apll_div_pdn1", "i2so2_sel", 1),
982*4882a593Smuzhiyun 	GATE_TOP0(CLK_TOP_APLL_DIV_PDN2, "apll_div_pdn2", "i2so3_sel", 2),
983*4882a593Smuzhiyun 	GATE_TOP0(CLK_TOP_APLL_DIV_PDN3, "apll_div_pdn3", "tdmo0_sel", 3),
984*4882a593Smuzhiyun 	GATE_TOP0(CLK_TOP_APLL_DIV_PDN4, "apll_div_pdn4", "tdmo1_sel", 4),
985*4882a593Smuzhiyun 	GATE_TOP0(CLK_TOP_APLL_DIV_PDN5, "apll_div_pdn5", "i2si1_sel", 5),
986*4882a593Smuzhiyun 	GATE_TOP0(CLK_TOP_APLL_DIV_PDN6, "apll_div_pdn6", "i2si2_sel", 6),
987*4882a593Smuzhiyun 	GATE_TOP0(CLK_TOP_APLL_DIV_PDN7, "apll_div_pdn7", "i2si3_sel", 7),
988*4882a593Smuzhiyun 	/* TOP1 */
989*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_NFI2X_EN, "nfi2x_en", "nfi2x_sel", 0),
990*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_NFIECC_EN, "nfiecc_en", "nfiecc_sel", 1),
991*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_NFI1X_CK_EN, "nfi1x_ck_en", "nfi2x_sel", 2),
992*4882a593Smuzhiyun };
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun static const struct mtk_gate_regs infra_cg_regs = {
995*4882a593Smuzhiyun 	.set_ofs = 0x40,
996*4882a593Smuzhiyun 	.clr_ofs = 0x44,
997*4882a593Smuzhiyun 	.sta_ofs = 0x48,
998*4882a593Smuzhiyun };
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun #define GATE_INFRA(_id, _name, _parent, _shift) {	\
1001*4882a593Smuzhiyun 		.id = _id,				\
1002*4882a593Smuzhiyun 		.name = _name,				\
1003*4882a593Smuzhiyun 		.parent_name = _parent,			\
1004*4882a593Smuzhiyun 		.regs = &infra_cg_regs,			\
1005*4882a593Smuzhiyun 		.shift = _shift,			\
1006*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr,	\
1007*4882a593Smuzhiyun 	}
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun static const struct mtk_gate infra_clks[] = {
1010*4882a593Smuzhiyun 	GATE_INFRA(CLK_INFRA_DBGCLK, "infra_dbgclk", "axi_sel", 0),
1011*4882a593Smuzhiyun 	GATE_INFRA(CLK_INFRA_GCE, "infra_gce", "axi_sel", 6),
1012*4882a593Smuzhiyun 	GATE_INFRA(CLK_INFRA_M4U, "infra_m4u", "mem_sel", 8),
1013*4882a593Smuzhiyun 	GATE_INFRA(CLK_INFRA_KP, "infra_kp", "axi_sel", 16),
1014*4882a593Smuzhiyun 	GATE_INFRA(CLK_INFRA_AO_SPI0, "infra_ao_spi0", "spi_sel", 24),
1015*4882a593Smuzhiyun 	GATE_INFRA(CLK_INFRA_AO_SPI1, "infra_ao_spi1", "spislv_sel", 25),
1016*4882a593Smuzhiyun 	GATE_INFRA(CLK_INFRA_AO_UART5, "infra_ao_uart5", "axi_sel", 26),
1017*4882a593Smuzhiyun };
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun static const struct mtk_gate_regs peri0_cg_regs = {
1020*4882a593Smuzhiyun 	.set_ofs = 0x8,
1021*4882a593Smuzhiyun 	.clr_ofs = 0x10,
1022*4882a593Smuzhiyun 	.sta_ofs = 0x18,
1023*4882a593Smuzhiyun };
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun static const struct mtk_gate_regs peri1_cg_regs = {
1026*4882a593Smuzhiyun 	.set_ofs = 0xc,
1027*4882a593Smuzhiyun 	.clr_ofs = 0x14,
1028*4882a593Smuzhiyun 	.sta_ofs = 0x1c,
1029*4882a593Smuzhiyun };
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun static const struct mtk_gate_regs peri2_cg_regs = {
1032*4882a593Smuzhiyun 	.set_ofs = 0x42c,
1033*4882a593Smuzhiyun 	.clr_ofs = 0x42c,
1034*4882a593Smuzhiyun 	.sta_ofs = 0x42c,
1035*4882a593Smuzhiyun };
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun #define GATE_PERI0(_id, _name, _parent, _shift) {	\
1038*4882a593Smuzhiyun 		.id = _id,				\
1039*4882a593Smuzhiyun 		.name = _name,				\
1040*4882a593Smuzhiyun 		.parent_name = _parent,			\
1041*4882a593Smuzhiyun 		.regs = &peri0_cg_regs,			\
1042*4882a593Smuzhiyun 		.shift = _shift,			\
1043*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr,	\
1044*4882a593Smuzhiyun 	}
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun #define GATE_PERI1(_id, _name, _parent, _shift) {	\
1047*4882a593Smuzhiyun 		.id = _id,				\
1048*4882a593Smuzhiyun 		.name = _name,				\
1049*4882a593Smuzhiyun 		.parent_name = _parent,			\
1050*4882a593Smuzhiyun 		.regs = &peri1_cg_regs,			\
1051*4882a593Smuzhiyun 		.shift = _shift,			\
1052*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr,	\
1053*4882a593Smuzhiyun 	}
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun #define GATE_PERI2(_id, _name, _parent, _shift) {	\
1056*4882a593Smuzhiyun 		.id = _id,				\
1057*4882a593Smuzhiyun 		.name = _name,				\
1058*4882a593Smuzhiyun 		.parent_name = _parent,			\
1059*4882a593Smuzhiyun 		.regs = &peri2_cg_regs,			\
1060*4882a593Smuzhiyun 		.shift = _shift,			\
1061*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_no_setclr_inv,	\
1062*4882a593Smuzhiyun 	}
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun static const struct mtk_gate peri_clks[] = {
1065*4882a593Smuzhiyun 	/* PERI0 */
1066*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_NFI, "per_nfi",
1067*4882a593Smuzhiyun 		"axi_sel", 0),
1068*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_THERM, "per_therm",
1069*4882a593Smuzhiyun 		"axi_sel", 1),
1070*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM0, "per_pwm0",
1071*4882a593Smuzhiyun 		"pwm_sel", 2),
1072*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM1, "per_pwm1",
1073*4882a593Smuzhiyun 		"pwm_sel", 3),
1074*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM2, "per_pwm2",
1075*4882a593Smuzhiyun 		"pwm_sel", 4),
1076*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM3, "per_pwm3",
1077*4882a593Smuzhiyun 		"pwm_sel", 5),
1078*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM4, "per_pwm4",
1079*4882a593Smuzhiyun 		"pwm_sel", 6),
1080*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM5, "per_pwm5",
1081*4882a593Smuzhiyun 		"pwm_sel", 7),
1082*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM6, "per_pwm6",
1083*4882a593Smuzhiyun 		"pwm_sel", 8),
1084*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM7, "per_pwm7",
1085*4882a593Smuzhiyun 		"pwm_sel", 9),
1086*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM, "per_pwm",
1087*4882a593Smuzhiyun 		"pwm_sel", 10),
1088*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_AP_DMA, "per_ap_dma",
1089*4882a593Smuzhiyun 		"axi_sel", 13),
1090*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_MSDC30_0, "per_msdc30_0",
1091*4882a593Smuzhiyun 		"msdc50_0_sel", 14),
1092*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_MSDC30_1, "per_msdc30_1",
1093*4882a593Smuzhiyun 		"msdc30_1_sel", 15),
1094*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_MSDC30_2, "per_msdc30_2",
1095*4882a593Smuzhiyun 		"msdc30_2_sel", 16),
1096*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_MSDC30_3, "per_msdc30_3",
1097*4882a593Smuzhiyun 		"msdc30_3_sel", 17),
1098*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_UART0, "per_uart0",
1099*4882a593Smuzhiyun 		"uart_sel", 20),
1100*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_UART1, "per_uart1",
1101*4882a593Smuzhiyun 		"uart_sel", 21),
1102*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_UART2, "per_uart2",
1103*4882a593Smuzhiyun 		"uart_sel", 22),
1104*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_UART3, "per_uart3",
1105*4882a593Smuzhiyun 		"uart_sel", 23),
1106*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_I2C0, "per_i2c0",
1107*4882a593Smuzhiyun 		"axi_sel", 24),
1108*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_I2C1, "per_i2c1",
1109*4882a593Smuzhiyun 		"axi_sel", 25),
1110*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_I2C2, "per_i2c2",
1111*4882a593Smuzhiyun 		"axi_sel", 26),
1112*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_I2C3, "per_i2c3",
1113*4882a593Smuzhiyun 		"axi_sel", 27),
1114*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_I2C4, "per_i2c4",
1115*4882a593Smuzhiyun 		"axi_sel", 28),
1116*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_AUXADC, "per_auxadc",
1117*4882a593Smuzhiyun 		"ltepll_fs26m", 29),
1118*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_SPI0, "per_spi0",
1119*4882a593Smuzhiyun 		"spi_sel", 30),
1120*4882a593Smuzhiyun 	/* PERI1 */
1121*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_SPI, "per_spi",
1122*4882a593Smuzhiyun 		"spinor_sel", 1),
1123*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_I2C5, "per_i2c5",
1124*4882a593Smuzhiyun 		"axi_sel", 3),
1125*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_SPI2, "per_spi2",
1126*4882a593Smuzhiyun 		"spi_sel", 5),
1127*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_SPI3, "per_spi3",
1128*4882a593Smuzhiyun 		"spi_sel", 6),
1129*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_SPI5, "per_spi5",
1130*4882a593Smuzhiyun 		"spi_sel", 8),
1131*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_UART4, "per_uart4",
1132*4882a593Smuzhiyun 		"uart_sel", 9),
1133*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_SFLASH, "per_sflash",
1134*4882a593Smuzhiyun 		"uart_sel", 11),
1135*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_GMAC, "per_gmac",
1136*4882a593Smuzhiyun 		"uart_sel", 12),
1137*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_PCIE0, "per_pcie0",
1138*4882a593Smuzhiyun 		"uart_sel", 14),
1139*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_PCIE1, "per_pcie1",
1140*4882a593Smuzhiyun 		"uart_sel", 15),
1141*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_GMAC_PCLK, "per_gmac_pclk",
1142*4882a593Smuzhiyun 		"uart_sel", 16),
1143*4882a593Smuzhiyun 	/* PERI2 */
1144*4882a593Smuzhiyun 	GATE_PERI2(CLK_PERI_MSDC50_0_EN, "per_msdc50_0_en",
1145*4882a593Smuzhiyun 		"msdc50_0_sel", 0),
1146*4882a593Smuzhiyun 	GATE_PERI2(CLK_PERI_MSDC30_1_EN, "per_msdc30_1_en",
1147*4882a593Smuzhiyun 		"msdc30_1_sel", 1),
1148*4882a593Smuzhiyun 	GATE_PERI2(CLK_PERI_MSDC30_2_EN, "per_msdc30_2_en",
1149*4882a593Smuzhiyun 		"msdc30_2_sel", 2),
1150*4882a593Smuzhiyun 	GATE_PERI2(CLK_PERI_MSDC30_3_EN, "per_msdc30_3_en",
1151*4882a593Smuzhiyun 		"msdc30_3_sel", 3),
1152*4882a593Smuzhiyun 	GATE_PERI2(CLK_PERI_MSDC50_0_HCLK_EN, "per_msdc50_0_h",
1153*4882a593Smuzhiyun 		"msdc50_0_h_sel", 4),
1154*4882a593Smuzhiyun 	GATE_PERI2(CLK_PERI_MSDC50_3_HCLK_EN, "per_msdc50_3_h",
1155*4882a593Smuzhiyun 		"msdc50_3_h_sel", 5),
1156*4882a593Smuzhiyun 	GATE_PERI2(CLK_PERI_MSDC30_0_QTR_EN, "per_msdc30_0_q",
1157*4882a593Smuzhiyun 		"axi_sel", 6),
1158*4882a593Smuzhiyun 	GATE_PERI2(CLK_PERI_MSDC30_3_QTR_EN, "per_msdc30_3_q",
1159*4882a593Smuzhiyun 		"mem_sel", 7),
1160*4882a593Smuzhiyun };
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun #define MT2712_PLL_FMAX		(3000UL * MHZ)
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun #define CON0_MT2712_RST_BAR	BIT(24)
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun #define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits,	\
1167*4882a593Smuzhiyun 			_pd_reg, _pd_shift, _tuner_reg, _tuner_en_reg,	\
1168*4882a593Smuzhiyun 			_tuner_en_bit, _pcw_reg, _pcw_shift,		\
1169*4882a593Smuzhiyun 			_div_table) {					\
1170*4882a593Smuzhiyun 		.id = _id,						\
1171*4882a593Smuzhiyun 		.name = _name,						\
1172*4882a593Smuzhiyun 		.reg = _reg,						\
1173*4882a593Smuzhiyun 		.pwr_reg = _pwr_reg,					\
1174*4882a593Smuzhiyun 		.en_mask = _en_mask,					\
1175*4882a593Smuzhiyun 		.flags = _flags,					\
1176*4882a593Smuzhiyun 		.rst_bar_mask = CON0_MT2712_RST_BAR,			\
1177*4882a593Smuzhiyun 		.fmax = MT2712_PLL_FMAX,				\
1178*4882a593Smuzhiyun 		.pcwbits = _pcwbits,					\
1179*4882a593Smuzhiyun 		.pd_reg = _pd_reg,					\
1180*4882a593Smuzhiyun 		.pd_shift = _pd_shift,					\
1181*4882a593Smuzhiyun 		.tuner_reg = _tuner_reg,				\
1182*4882a593Smuzhiyun 		.tuner_en_reg = _tuner_en_reg,				\
1183*4882a593Smuzhiyun 		.tuner_en_bit = _tuner_en_bit,				\
1184*4882a593Smuzhiyun 		.pcw_reg = _pcw_reg,					\
1185*4882a593Smuzhiyun 		.pcw_shift = _pcw_shift,				\
1186*4882a593Smuzhiyun 		.div_table = _div_table,				\
1187*4882a593Smuzhiyun 	}
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits,	\
1190*4882a593Smuzhiyun 			_pd_reg, _pd_shift, _tuner_reg, _tuner_en_reg,	\
1191*4882a593Smuzhiyun 			_tuner_en_bit, _pcw_reg, _pcw_shift)		\
1192*4882a593Smuzhiyun 		PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags,	\
1193*4882a593Smuzhiyun 			_pcwbits, _pd_reg, _pd_shift, _tuner_reg,	\
1194*4882a593Smuzhiyun 			_tuner_en_reg, _tuner_en_bit, _pcw_reg,		\
1195*4882a593Smuzhiyun 			_pcw_shift, NULL)
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun static const struct mtk_pll_div_table armca35pll_div_table[] = {
1198*4882a593Smuzhiyun 	{ .div = 0, .freq = MT2712_PLL_FMAX },
1199*4882a593Smuzhiyun 	{ .div = 1, .freq = 1202500000 },
1200*4882a593Smuzhiyun 	{ .div = 2, .freq = 500500000 },
1201*4882a593Smuzhiyun 	{ .div = 3, .freq = 315250000 },
1202*4882a593Smuzhiyun 	{ .div = 4, .freq = 157625000 },
1203*4882a593Smuzhiyun 	{ } /* sentinel */
1204*4882a593Smuzhiyun };
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun static const struct mtk_pll_div_table armca72pll_div_table[] = {
1207*4882a593Smuzhiyun 	{ .div = 0, .freq = MT2712_PLL_FMAX },
1208*4882a593Smuzhiyun 	{ .div = 1, .freq = 994500000 },
1209*4882a593Smuzhiyun 	{ .div = 2, .freq = 520000000 },
1210*4882a593Smuzhiyun 	{ .div = 3, .freq = 315250000 },
1211*4882a593Smuzhiyun 	{ .div = 4, .freq = 157625000 },
1212*4882a593Smuzhiyun 	{ } /* sentinel */
1213*4882a593Smuzhiyun };
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun static const struct mtk_pll_div_table mmpll_div_table[] = {
1216*4882a593Smuzhiyun 	{ .div = 0, .freq = MT2712_PLL_FMAX },
1217*4882a593Smuzhiyun 	{ .div = 1, .freq = 1001000000 },
1218*4882a593Smuzhiyun 	{ .div = 2, .freq = 601250000 },
1219*4882a593Smuzhiyun 	{ .div = 3, .freq = 250250000 },
1220*4882a593Smuzhiyun 	{ .div = 4, .freq = 125125000 },
1221*4882a593Smuzhiyun 	{ } /* sentinel */
1222*4882a593Smuzhiyun };
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun static const struct mtk_pll_data plls[] = {
1225*4882a593Smuzhiyun 	PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x0230, 0x023C, 0xf0000101,
1226*4882a593Smuzhiyun 		HAVE_RST_BAR, 31, 0x0230, 4, 0, 0, 0, 0x0234, 0),
1227*4882a593Smuzhiyun 	PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x0240, 0x024C, 0xfe000101,
1228*4882a593Smuzhiyun 		HAVE_RST_BAR, 31, 0x0240, 4, 0, 0, 0, 0x0244, 0),
1229*4882a593Smuzhiyun 	PLL(CLK_APMIXED_VCODECPLL, "vcodecpll", 0x0320, 0x032C, 0xc0000101,
1230*4882a593Smuzhiyun 		0, 31, 0x0320, 4, 0, 0, 0, 0x0324, 0),
1231*4882a593Smuzhiyun 	PLL(CLK_APMIXED_VENCPLL, "vencpll", 0x0280, 0x028C, 0x00000101,
1232*4882a593Smuzhiyun 		0, 31, 0x0280, 4, 0, 0, 0, 0x0284, 0),
1233*4882a593Smuzhiyun 	PLL(CLK_APMIXED_APLL1, "apll1", 0x0330, 0x0340, 0x00000101,
1234*4882a593Smuzhiyun 		0, 31, 0x0330, 4, 0x0338, 0x0014, 0, 0x0334, 0),
1235*4882a593Smuzhiyun 	PLL(CLK_APMIXED_APLL2, "apll2", 0x0350, 0x0360, 0x00000101,
1236*4882a593Smuzhiyun 		0, 31, 0x0350, 4, 0x0358, 0x0014, 1, 0x0354, 0),
1237*4882a593Smuzhiyun 	PLL(CLK_APMIXED_LVDSPLL, "lvdspll", 0x0370, 0x037c, 0x00000101,
1238*4882a593Smuzhiyun 		0, 31, 0x0370, 4, 0, 0, 0, 0x0374, 0),
1239*4882a593Smuzhiyun 	PLL(CLK_APMIXED_LVDSPLL2, "lvdspll2", 0x0390, 0x039C, 0x00000101,
1240*4882a593Smuzhiyun 		0, 31, 0x0390, 4, 0, 0, 0, 0x0394, 0),
1241*4882a593Smuzhiyun 	PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x0270, 0x027C, 0x00000101,
1242*4882a593Smuzhiyun 		0, 31, 0x0270, 4, 0, 0, 0, 0x0274, 0),
1243*4882a593Smuzhiyun 	PLL(CLK_APMIXED_MSDCPLL2, "msdcpll2", 0x0410, 0x041C, 0x00000101,
1244*4882a593Smuzhiyun 		0, 31, 0x0410, 4, 0, 0, 0, 0x0414, 0),
1245*4882a593Smuzhiyun 	PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x0290, 0x029C, 0xc0000101,
1246*4882a593Smuzhiyun 		0, 31, 0x0290, 4, 0, 0, 0, 0x0294, 0),
1247*4882a593Smuzhiyun 	PLL_B(CLK_APMIXED_MMPLL, "mmpll", 0x0250, 0x0260, 0x00000101,
1248*4882a593Smuzhiyun 		0, 31, 0x0250, 4, 0, 0, 0, 0x0254, 0,
1249*4882a593Smuzhiyun 		mmpll_div_table),
1250*4882a593Smuzhiyun 	PLL_B(CLK_APMIXED_ARMCA35PLL, "armca35pll", 0x0100, 0x0110, 0xf0000101,
1251*4882a593Smuzhiyun 		HAVE_RST_BAR, 31, 0x0100, 4, 0, 0, 0, 0x0104, 0,
1252*4882a593Smuzhiyun 		armca35pll_div_table),
1253*4882a593Smuzhiyun 	PLL_B(CLK_APMIXED_ARMCA72PLL, "armca72pll", 0x0210, 0x0220, 0x00000101,
1254*4882a593Smuzhiyun 		0, 31, 0x0210, 4, 0, 0, 0, 0x0214, 0,
1255*4882a593Smuzhiyun 		armca72pll_div_table),
1256*4882a593Smuzhiyun 	PLL(CLK_APMIXED_ETHERPLL, "etherpll", 0x0300, 0x030C, 0xc0000101,
1257*4882a593Smuzhiyun 		0, 31, 0x0300, 4, 0, 0, 0, 0x0304, 0),
1258*4882a593Smuzhiyun };
1259*4882a593Smuzhiyun 
clk_mt2712_apmixed_probe(struct platform_device * pdev)1260*4882a593Smuzhiyun static int clk_mt2712_apmixed_probe(struct platform_device *pdev)
1261*4882a593Smuzhiyun {
1262*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
1263*4882a593Smuzhiyun 	int r;
1264*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data);
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	if (r != 0)
1273*4882a593Smuzhiyun 		pr_err("%s(): could not register clock provider: %d\n",
1274*4882a593Smuzhiyun 			__func__, r);
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	return r;
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun static struct clk_onecell_data *top_clk_data;
1280*4882a593Smuzhiyun 
clk_mt2712_top_init_early(struct device_node * node)1281*4882a593Smuzhiyun static void clk_mt2712_top_init_early(struct device_node *node)
1282*4882a593Smuzhiyun {
1283*4882a593Smuzhiyun 	int r, i;
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	if (!top_clk_data) {
1286*4882a593Smuzhiyun 		top_clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 		for (i = 0; i < CLK_TOP_NR_CLK; i++)
1289*4882a593Smuzhiyun 			top_clk_data->clks[i] = ERR_PTR(-EPROBE_DEFER);
1290*4882a593Smuzhiyun 	}
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	mtk_clk_register_factors(top_early_divs, ARRAY_SIZE(top_early_divs),
1293*4882a593Smuzhiyun 			top_clk_data);
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, top_clk_data);
1296*4882a593Smuzhiyun 	if (r)
1297*4882a593Smuzhiyun 		pr_err("%s(): could not register clock provider: %d\n",
1298*4882a593Smuzhiyun 			__func__, r);
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(mt2712_topckgen, "mediatek,mt2712-topckgen",
1302*4882a593Smuzhiyun 			clk_mt2712_top_init_early);
1303*4882a593Smuzhiyun 
clk_mt2712_top_probe(struct platform_device * pdev)1304*4882a593Smuzhiyun static int clk_mt2712_top_probe(struct platform_device *pdev)
1305*4882a593Smuzhiyun {
1306*4882a593Smuzhiyun 	int r, i;
1307*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
1308*4882a593Smuzhiyun 	void __iomem *base;
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	base = devm_platform_ioremap_resource(pdev, 0);
1311*4882a593Smuzhiyun 	if (IS_ERR(base)) {
1312*4882a593Smuzhiyun 		pr_err("%s(): ioremap failed\n", __func__);
1313*4882a593Smuzhiyun 		return PTR_ERR(base);
1314*4882a593Smuzhiyun 	}
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	if (!top_clk_data) {
1317*4882a593Smuzhiyun 		top_clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
1318*4882a593Smuzhiyun 	} else {
1319*4882a593Smuzhiyun 		for (i = 0; i < CLK_TOP_NR_CLK; i++) {
1320*4882a593Smuzhiyun 			if (top_clk_data->clks[i] == ERR_PTR(-EPROBE_DEFER))
1321*4882a593Smuzhiyun 				top_clk_data->clks[i] = ERR_PTR(-ENOENT);
1322*4882a593Smuzhiyun 		}
1323*4882a593Smuzhiyun 	}
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	mtk_clk_register_fixed_clks(top_fixed_clks, ARRAY_SIZE(top_fixed_clks),
1326*4882a593Smuzhiyun 			top_clk_data);
1327*4882a593Smuzhiyun 	mtk_clk_register_factors(top_early_divs, ARRAY_SIZE(top_early_divs),
1328*4882a593Smuzhiyun 			top_clk_data);
1329*4882a593Smuzhiyun 	mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs), top_clk_data);
1330*4882a593Smuzhiyun 	mtk_clk_register_composites(top_muxes, ARRAY_SIZE(top_muxes), base,
1331*4882a593Smuzhiyun 			&mt2712_clk_lock, top_clk_data);
1332*4882a593Smuzhiyun 	mtk_clk_register_dividers(top_adj_divs, ARRAY_SIZE(top_adj_divs), base,
1333*4882a593Smuzhiyun 			&mt2712_clk_lock, top_clk_data);
1334*4882a593Smuzhiyun 	mtk_clk_register_gates(node, top_clks, ARRAY_SIZE(top_clks),
1335*4882a593Smuzhiyun 			top_clk_data);
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, top_clk_data);
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	if (r != 0)
1340*4882a593Smuzhiyun 		pr_err("%s(): could not register clock provider: %d\n",
1341*4882a593Smuzhiyun 			__func__, r);
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	return r;
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun 
clk_mt2712_infra_probe(struct platform_device * pdev)1346*4882a593Smuzhiyun static int clk_mt2712_infra_probe(struct platform_device *pdev)
1347*4882a593Smuzhiyun {
1348*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
1349*4882a593Smuzhiyun 	int r;
1350*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_INFRA_NR_CLK);
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	mtk_clk_register_gates(node, infra_clks, ARRAY_SIZE(infra_clks),
1355*4882a593Smuzhiyun 			clk_data);
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	if (r != 0)
1360*4882a593Smuzhiyun 		pr_err("%s(): could not register clock provider: %d\n",
1361*4882a593Smuzhiyun 			__func__, r);
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	mtk_register_reset_controller(node, 2, 0x30);
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	return r;
1366*4882a593Smuzhiyun }
1367*4882a593Smuzhiyun 
clk_mt2712_peri_probe(struct platform_device * pdev)1368*4882a593Smuzhiyun static int clk_mt2712_peri_probe(struct platform_device *pdev)
1369*4882a593Smuzhiyun {
1370*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
1371*4882a593Smuzhiyun 	int r;
1372*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_PERI_NR_CLK);
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	mtk_clk_register_gates(node, peri_clks, ARRAY_SIZE(peri_clks),
1377*4882a593Smuzhiyun 			clk_data);
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	if (r != 0)
1382*4882a593Smuzhiyun 		pr_err("%s(): could not register clock provider: %d\n",
1383*4882a593Smuzhiyun 			__func__, r);
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	mtk_register_reset_controller(node, 2, 0);
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	return r;
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun 
clk_mt2712_mcu_probe(struct platform_device * pdev)1390*4882a593Smuzhiyun static int clk_mt2712_mcu_probe(struct platform_device *pdev)
1391*4882a593Smuzhiyun {
1392*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
1393*4882a593Smuzhiyun 	int r;
1394*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
1395*4882a593Smuzhiyun 	void __iomem *base;
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	base = devm_platform_ioremap_resource(pdev, 0);
1398*4882a593Smuzhiyun 	if (IS_ERR(base)) {
1399*4882a593Smuzhiyun 		pr_err("%s(): ioremap failed\n", __func__);
1400*4882a593Smuzhiyun 		return PTR_ERR(base);
1401*4882a593Smuzhiyun 	}
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_MCU_NR_CLK);
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	mtk_clk_register_composites(mcu_muxes, ARRAY_SIZE(mcu_muxes), base,
1406*4882a593Smuzhiyun 			&mt2712_clk_lock, clk_data);
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	if (r != 0)
1411*4882a593Smuzhiyun 		pr_err("%s(): could not register clock provider: %d\n",
1412*4882a593Smuzhiyun 			__func__, r);
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	return r;
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun static const struct of_device_id of_match_clk_mt2712[] = {
1418*4882a593Smuzhiyun 	{
1419*4882a593Smuzhiyun 		.compatible = "mediatek,mt2712-apmixedsys",
1420*4882a593Smuzhiyun 		.data = clk_mt2712_apmixed_probe,
1421*4882a593Smuzhiyun 	}, {
1422*4882a593Smuzhiyun 		.compatible = "mediatek,mt2712-topckgen",
1423*4882a593Smuzhiyun 		.data = clk_mt2712_top_probe,
1424*4882a593Smuzhiyun 	}, {
1425*4882a593Smuzhiyun 		.compatible = "mediatek,mt2712-infracfg",
1426*4882a593Smuzhiyun 		.data = clk_mt2712_infra_probe,
1427*4882a593Smuzhiyun 	}, {
1428*4882a593Smuzhiyun 		.compatible = "mediatek,mt2712-pericfg",
1429*4882a593Smuzhiyun 		.data = clk_mt2712_peri_probe,
1430*4882a593Smuzhiyun 	}, {
1431*4882a593Smuzhiyun 		.compatible = "mediatek,mt2712-mcucfg",
1432*4882a593Smuzhiyun 		.data = clk_mt2712_mcu_probe,
1433*4882a593Smuzhiyun 	}, {
1434*4882a593Smuzhiyun 		/* sentinel */
1435*4882a593Smuzhiyun 	}
1436*4882a593Smuzhiyun };
1437*4882a593Smuzhiyun 
clk_mt2712_probe(struct platform_device * pdev)1438*4882a593Smuzhiyun static int clk_mt2712_probe(struct platform_device *pdev)
1439*4882a593Smuzhiyun {
1440*4882a593Smuzhiyun 	int (*clk_probe)(struct platform_device *);
1441*4882a593Smuzhiyun 	int r;
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	clk_probe = of_device_get_match_data(&pdev->dev);
1444*4882a593Smuzhiyun 	if (!clk_probe)
1445*4882a593Smuzhiyun 		return -EINVAL;
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	r = clk_probe(pdev);
1448*4882a593Smuzhiyun 	if (r != 0)
1449*4882a593Smuzhiyun 		dev_err(&pdev->dev,
1450*4882a593Smuzhiyun 			"could not register clock provider: %s: %d\n",
1451*4882a593Smuzhiyun 			pdev->name, r);
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 	return r;
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun static struct platform_driver clk_mt2712_drv = {
1457*4882a593Smuzhiyun 	.probe = clk_mt2712_probe,
1458*4882a593Smuzhiyun 	.driver = {
1459*4882a593Smuzhiyun 		.name = "clk-mt2712",
1460*4882a593Smuzhiyun 		.of_match_table = of_match_clk_mt2712,
1461*4882a593Smuzhiyun 	},
1462*4882a593Smuzhiyun };
1463*4882a593Smuzhiyun 
clk_mt2712_init(void)1464*4882a593Smuzhiyun static int __init clk_mt2712_init(void)
1465*4882a593Smuzhiyun {
1466*4882a593Smuzhiyun 	return platform_driver_register(&clk_mt2712_drv);
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun arch_initcall(clk_mt2712_init);
1470