xref: /OK3568_Linux_fs/kernel/drivers/clk/mediatek/clk-mt2712-mm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2017 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: Weiyi Lu <weiyi.lu@mediatek.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include "clk-mtk.h"
11*4882a593Smuzhiyun #include "clk-gate.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <dt-bindings/clock/mt2712-clk.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun static const struct mtk_gate_regs mm0_cg_regs = {
16*4882a593Smuzhiyun 	.set_ofs = 0x104,
17*4882a593Smuzhiyun 	.clr_ofs = 0x108,
18*4882a593Smuzhiyun 	.sta_ofs = 0x100,
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun static const struct mtk_gate_regs mm1_cg_regs = {
22*4882a593Smuzhiyun 	.set_ofs = 0x114,
23*4882a593Smuzhiyun 	.clr_ofs = 0x118,
24*4882a593Smuzhiyun 	.sta_ofs = 0x110,
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun static const struct mtk_gate_regs mm2_cg_regs = {
28*4882a593Smuzhiyun 	.set_ofs = 0x224,
29*4882a593Smuzhiyun 	.clr_ofs = 0x228,
30*4882a593Smuzhiyun 	.sta_ofs = 0x220,
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define GATE_MM0(_id, _name, _parent, _shift) {	\
34*4882a593Smuzhiyun 		.id = _id,				\
35*4882a593Smuzhiyun 		.name = _name,				\
36*4882a593Smuzhiyun 		.parent_name = _parent,			\
37*4882a593Smuzhiyun 		.regs = &mm0_cg_regs,			\
38*4882a593Smuzhiyun 		.shift = _shift,			\
39*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr,	\
40*4882a593Smuzhiyun 	}
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define GATE_MM1(_id, _name, _parent, _shift) {	\
43*4882a593Smuzhiyun 		.id = _id,				\
44*4882a593Smuzhiyun 		.name = _name,				\
45*4882a593Smuzhiyun 		.parent_name = _parent,			\
46*4882a593Smuzhiyun 		.regs = &mm1_cg_regs,			\
47*4882a593Smuzhiyun 		.shift = _shift,			\
48*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr,	\
49*4882a593Smuzhiyun 	}
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define GATE_MM2(_id, _name, _parent, _shift) {	\
52*4882a593Smuzhiyun 		.id = _id,				\
53*4882a593Smuzhiyun 		.name = _name,				\
54*4882a593Smuzhiyun 		.parent_name = _parent,			\
55*4882a593Smuzhiyun 		.regs = &mm2_cg_regs,			\
56*4882a593Smuzhiyun 		.shift = _shift,			\
57*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr,	\
58*4882a593Smuzhiyun 	}
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static const struct mtk_gate mm_clks[] = {
61*4882a593Smuzhiyun 	/* MM0 */
62*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_SMI_COMMON, "mm_smi_common", "mm_sel", 0),
63*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_SMI_LARB0, "mm_smi_larb0", "mm_sel", 1),
64*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_CAM_MDP, "mm_cam_mdp", "mm_sel", 2),
65*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_MDP_RDMA0, "mm_mdp_rdma0", "mm_sel", 3),
66*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_MDP_RDMA1, "mm_mdp_rdma1", "mm_sel", 4),
67*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_MDP_RSZ0, "mm_mdp_rsz0", "mm_sel", 5),
68*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_MDP_RSZ1, "mm_mdp_rsz1", "mm_sel", 6),
69*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_MDP_RSZ2, "mm_mdp_rsz2", "mm_sel", 7),
70*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_MDP_TDSHP0, "mm_mdp_tdshp0", "mm_sel", 8),
71*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_MDP_TDSHP1, "mm_mdp_tdshp1", "mm_sel", 9),
72*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_MDP_CROP, "mm_mdp_crop", "mm_sel", 10),
73*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_MDP_WDMA, "mm_mdp_wdma", "mm_sel", 11),
74*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_MDP_WROT0, "mm_mdp_wrot0", "mm_sel", 12),
75*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_MDP_WROT1, "mm_mdp_wrot1", "mm_sel", 13),
76*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_FAKE_ENG, "mm_fake_eng", "mm_sel", 14),
77*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_MUTEX_32K, "mm_mutex_32k", "clk32k", 15),
78*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_DISP_OVL0, "mm_disp_ovl0", "mm_sel", 16),
79*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_DISP_OVL1, "mm_disp_ovl1", "mm_sel", 17),
80*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_DISP_RDMA0, "mm_disp_rdma0", "mm_sel", 18),
81*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_DISP_RDMA1, "mm_disp_rdma1", "mm_sel", 19),
82*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_DISP_RDMA2, "mm_disp_rdma2", "mm_sel", 20),
83*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_DISP_WDMA0, "mm_disp_wdma0", "mm_sel", 21),
84*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_DISP_WDMA1, "mm_disp_wdma1", "mm_sel", 22),
85*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_DISP_COLOR0, "mm_disp_color0", "mm_sel", 23),
86*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_DISP_COLOR1, "mm_disp_color1", "mm_sel", 24),
87*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_DISP_AAL, "mm_disp_aal", "mm_sel", 25),
88*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_DISP_GAMMA, "mm_disp_gamma", "mm_sel", 26),
89*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_DISP_UFOE, "mm_disp_ufoe", "mm_sel", 27),
90*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_DISP_SPLIT0, "mm_disp_split0", "mm_sel", 28),
91*4882a593Smuzhiyun 	GATE_MM0(CLK_MM_DISP_OD, "mm_disp_od", "mm_sel", 31),
92*4882a593Smuzhiyun 	/* MM1 */
93*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_DISP_PWM0_MM, "mm_pwm0_mm", "mm_sel", 0),
94*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_DISP_PWM0_26M, "mm_pwm0_26m", "pwm_sel", 1),
95*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_DISP_PWM1_MM, "mm_pwm1_mm", "mm_sel", 2),
96*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_DISP_PWM1_26M, "mm_pwm1_26m", "pwm_sel", 3),
97*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_DSI0_ENGINE, "mm_dsi0_engine", "mm_sel", 4),
98*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_DSI0_DIGITAL, "mm_dsi0_digital", "dsi0_lntc", 5),
99*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_DSI1_ENGINE, "mm_dsi1_engine", "mm_sel", 6),
100*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_DSI1_DIGITAL, "mm_dsi1_digital", "dsi1_lntc", 7),
101*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_DPI_PIXEL, "mm_dpi_pixel", "vpll_dpix", 8),
102*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_DPI_ENGINE, "mm_dpi_engine", "mm_sel", 9),
103*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_DPI1_PIXEL, "mm_dpi1_pixel", "vpll3_dpix", 10),
104*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_DPI1_ENGINE, "mm_dpi1_engine", "mm_sel", 11),
105*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_LVDS_PIXEL, "mm_lvds_pixel", "vpll_dpix", 16),
106*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_LVDS_CTS, "mm_lvds_cts", "lvdstx", 17),
107*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_SMI_LARB4, "mm_smi_larb4", "mm_sel", 18),
108*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_SMI_COMMON1, "mm_smi_common1", "mm_sel", 21),
109*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_SMI_LARB5, "mm_smi_larb5", "mm_sel", 22),
110*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_MDP_RDMA2, "mm_mdp_rdma2", "mm_sel", 23),
111*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_MDP_TDSHP2, "mm_mdp_tdshp2", "mm_sel", 24),
112*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_DISP_OVL2, "mm_disp_ovl2", "mm_sel", 25),
113*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_DISP_WDMA2, "mm_disp_wdma2", "mm_sel", 26),
114*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_DISP_COLOR2, "mm_disp_color2", "mm_sel", 27),
115*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_DISP_AAL1, "mm_disp_aal1", "mm_sel", 28),
116*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_DISP_OD1, "mm_disp_od1", "mm_sel", 29),
117*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_LVDS1_PIXEL, "mm_lvds1_pixel", "vpll3_dpix", 30),
118*4882a593Smuzhiyun 	GATE_MM1(CLK_MM_LVDS1_CTS, "mm_lvds1_cts", "lvdstx3", 31),
119*4882a593Smuzhiyun 	/* MM2 */
120*4882a593Smuzhiyun 	GATE_MM2(CLK_MM_SMI_LARB7, "mm_smi_larb7", "mm_sel", 0),
121*4882a593Smuzhiyun 	GATE_MM2(CLK_MM_MDP_RDMA3, "mm_mdp_rdma3", "mm_sel", 1),
122*4882a593Smuzhiyun 	GATE_MM2(CLK_MM_MDP_WROT2, "mm_mdp_wrot2", "mm_sel", 2),
123*4882a593Smuzhiyun 	GATE_MM2(CLK_MM_DSI2, "mm_dsi2", "mm_sel", 3),
124*4882a593Smuzhiyun 	GATE_MM2(CLK_MM_DSI2_DIGITAL, "mm_dsi2_digital", "dsi0_lntc", 4),
125*4882a593Smuzhiyun 	GATE_MM2(CLK_MM_DSI3, "mm_dsi3", "mm_sel", 5),
126*4882a593Smuzhiyun 	GATE_MM2(CLK_MM_DSI3_DIGITAL, "mm_dsi3_digital", "dsi1_lntc", 6),
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
clk_mt2712_mm_probe(struct platform_device * pdev)129*4882a593Smuzhiyun static int clk_mt2712_mm_probe(struct platform_device *pdev)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
132*4882a593Smuzhiyun 	struct device_node *node = dev->parent->of_node;
133*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
134*4882a593Smuzhiyun 	int r;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_MM_NR_CLK);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	mtk_clk_register_gates(node, mm_clks, ARRAY_SIZE(mm_clks),
139*4882a593Smuzhiyun 			clk_data);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	if (r != 0)
144*4882a593Smuzhiyun 		pr_err("%s(): could not register clock provider: %d\n",
145*4882a593Smuzhiyun 			__func__, r);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	return r;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun static struct platform_driver clk_mt2712_mm_drv = {
151*4882a593Smuzhiyun 	.probe = clk_mt2712_mm_probe,
152*4882a593Smuzhiyun 	.driver = {
153*4882a593Smuzhiyun 		.name = "clk-mt2712-mm",
154*4882a593Smuzhiyun 	},
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun builtin_platform_driver(clk_mt2712_mm_drv);
158