1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2017 MediaTek Inc.
4*4882a593Smuzhiyun * Author: Weiyi Lu <weiyi.lu@mediatek.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include "clk-mtk.h"
11*4882a593Smuzhiyun #include "clk-gate.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <dt-bindings/clock/mt2712-clk.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun static const struct mtk_gate_regs jpgdec_cg_regs = {
16*4882a593Smuzhiyun .set_ofs = 0x4,
17*4882a593Smuzhiyun .clr_ofs = 0x8,
18*4882a593Smuzhiyun .sta_ofs = 0x0,
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define GATE_JPGDEC(_id, _name, _parent, _shift) { \
22*4882a593Smuzhiyun .id = _id, \
23*4882a593Smuzhiyun .name = _name, \
24*4882a593Smuzhiyun .parent_name = _parent, \
25*4882a593Smuzhiyun .regs = &jpgdec_cg_regs, \
26*4882a593Smuzhiyun .shift = _shift, \
27*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr_inv, \
28*4882a593Smuzhiyun }
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun static const struct mtk_gate jpgdec_clks[] = {
31*4882a593Smuzhiyun GATE_JPGDEC(CLK_JPGDEC_JPGDEC1, "jpgdec_jpgdec1", "jpgdec_sel", 0),
32*4882a593Smuzhiyun GATE_JPGDEC(CLK_JPGDEC_JPGDEC, "jpgdec_jpgdec", "jpgdec_sel", 4),
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
clk_mt2712_jpgdec_probe(struct platform_device * pdev)35*4882a593Smuzhiyun static int clk_mt2712_jpgdec_probe(struct platform_device *pdev)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
38*4882a593Smuzhiyun int r;
39*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_JPGDEC_NR_CLK);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun mtk_clk_register_gates(node, jpgdec_clks, ARRAY_SIZE(jpgdec_clks),
44*4882a593Smuzhiyun clk_data);
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun if (r != 0)
49*4882a593Smuzhiyun pr_err("%s(): could not register clock provider: %d\n",
50*4882a593Smuzhiyun __func__, r);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun return r;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static const struct of_device_id of_match_clk_mt2712_jpgdec[] = {
56*4882a593Smuzhiyun { .compatible = "mediatek,mt2712-jpgdecsys", },
57*4882a593Smuzhiyun {}
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun static struct platform_driver clk_mt2712_jpgdec_drv = {
61*4882a593Smuzhiyun .probe = clk_mt2712_jpgdec_probe,
62*4882a593Smuzhiyun .driver = {
63*4882a593Smuzhiyun .name = "clk-mt2712-jpgdec",
64*4882a593Smuzhiyun .of_match_table = of_match_clk_mt2712_jpgdec,
65*4882a593Smuzhiyun },
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun builtin_platform_driver(clk_mt2712_jpgdec_drv);
69