xref: /OK3568_Linux_fs/kernel/drivers/clk/mediatek/clk-mt2701.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: Shunli Wang <shunli.wang@mediatek.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/of_address.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "clk-mtk.h"
14*4882a593Smuzhiyun #include "clk-gate.h"
15*4882a593Smuzhiyun #include "clk-cpumux.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <dt-bindings/clock/mt2701-clk.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /*
20*4882a593Smuzhiyun  * For some clocks, we don't care what their actual rates are. And these
21*4882a593Smuzhiyun  * clocks may change their rate on different products or different scenarios.
22*4882a593Smuzhiyun  * So we model these clocks' rate as 0, to denote it's not an actual rate.
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun #define DUMMY_RATE		0
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun static DEFINE_SPINLOCK(mt2701_clk_lock);
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun static const struct mtk_fixed_clk top_fixed_clks[] = {
29*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_DPI, "dpi_ck", "clk26m",
30*4882a593Smuzhiyun 		108 * MHZ),
31*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_DMPLL, "dmpll_ck", "clk26m",
32*4882a593Smuzhiyun 		400 * MHZ),
33*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_VENCPLL, "vencpll_ck", "clk26m",
34*4882a593Smuzhiyun 		295750000),
35*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_HDMI_0_PIX340M, "hdmi_0_pix340m", "clk26m",
36*4882a593Smuzhiyun 		340 * MHZ),
37*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_HDMI_0_DEEP340M, "hdmi_0_deep340m", "clk26m",
38*4882a593Smuzhiyun 		340 * MHZ),
39*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_HDMI_0_PLL340M, "hdmi_0_pll340m", "clk26m",
40*4882a593Smuzhiyun 		340 * MHZ),
41*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_HADDS2_FB, "hadds2_fbclk", "clk26m",
42*4882a593Smuzhiyun 		27 * MHZ),
43*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_WBG_DIG_416M, "wbg_dig_ck_416m", "clk26m",
44*4882a593Smuzhiyun 		416 * MHZ),
45*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_DSI0_LNTC_DSI, "dsi0_lntc_dsi", "clk26m",
46*4882a593Smuzhiyun 		143 * MHZ),
47*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_HDMI_SCL_RX, "hdmi_scl_rx", "clk26m",
48*4882a593Smuzhiyun 		27 * MHZ),
49*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_AUD_EXT1, "aud_ext1", "clk26m",
50*4882a593Smuzhiyun 		DUMMY_RATE),
51*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_AUD_EXT2, "aud_ext2", "clk26m",
52*4882a593Smuzhiyun 		DUMMY_RATE),
53*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_NFI1X_PAD, "nfi1x_pad", "clk26m",
54*4882a593Smuzhiyun 		DUMMY_RATE),
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static const struct mtk_fixed_factor top_fixed_divs[] = {
58*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL, "syspll_ck", "mainpll", 1, 1),
59*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "mainpll", 1, 2),
60*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "mainpll", 1, 3),
61*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll", 1, 5),
62*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D7, "syspll_d7", "mainpll", 1, 7),
63*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1, 2),
64*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL1_D4, "syspll1_d4", "syspll_d2", 1, 4),
65*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL1_D8, "syspll1_d8", "syspll_d2", 1, 8),
66*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL1_D16, "syspll1_d16", "syspll_d2", 1, 16),
67*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL2_D2, "syspll2_d2", "syspll_d3", 1, 2),
68*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL2_D4, "syspll2_d4", "syspll_d3", 1, 4),
69*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL2_D8, "syspll2_d8", "syspll_d3", 1, 8),
70*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "syspll_d5", 1, 2),
71*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL3_D4, "syspll3_d4", "syspll_d5", 1, 4),
72*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL4_D2, "syspll4_d2", "syspll_d7", 1, 2),
73*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL4_D4, "syspll4_d4", "syspll_d7", 1, 4),
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL, "univpll_ck", "univpll", 1, 1),
76*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll", 1, 2),
77*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3),
78*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5),
79*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll", 1, 7),
80*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D26, "univpll_d26", "univpll", 1, 26),
81*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D52, "univpll_d52", "univpll", 1, 52),
82*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D108, "univpll_d108", "univpll", 1, 108),
83*4882a593Smuzhiyun 	FACTOR(CLK_TOP_USB_PHY48M, "usb_phy48m_ck", "univpll", 1, 26),
84*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll_d2", 1, 2),
85*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univpll_d2", 1, 4),
86*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL1_D8, "univpll1_d8", "univpll_d2", 1, 8),
87*4882a593Smuzhiyun 	FACTOR(CLK_TOP_8BDAC, "8bdac_ck", "univpll_d2", 1, 1),
88*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univpll_d3", 1, 2),
89*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univpll_d3", 1, 4),
90*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univpll_d3", 1, 8),
91*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL2_D16, "univpll2_d16", "univpll_d3", 1, 16),
92*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL2_D32, "univpll2_d32", "univpll_d3", 1, 32),
93*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL3_D2, "univpll3_d2", "univpll_d5", 1, 2),
94*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL3_D4, "univpll3_d4", "univpll_d5", 1, 4),
95*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL3_D8, "univpll3_d8", "univpll_d5", 1, 8),
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MSDCPLL, "msdcpll_ck", "msdcpll", 1, 1),
98*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
99*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MSDCPLL_D4, "msdcpll_d4", "msdcpll", 1, 4),
100*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MSDCPLL_D8, "msdcpll_d8", "msdcpll", 1, 8),
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL, "mmpll_ck", "mmpll", 1, 1),
103*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll", 1, 2),
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	FACTOR(CLK_TOP_DMPLL_D2, "dmpll_d2", "dmpll_ck", 1, 2),
106*4882a593Smuzhiyun 	FACTOR(CLK_TOP_DMPLL_D4, "dmpll_d4", "dmpll_ck", 1, 4),
107*4882a593Smuzhiyun 	FACTOR(CLK_TOP_DMPLL_X2, "dmpll_x2", "dmpll_ck", 1, 1),
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	FACTOR(CLK_TOP_TVDPLL, "tvdpll_ck", "tvdpll", 1, 1),
110*4882a593Smuzhiyun 	FACTOR(CLK_TOP_TVDPLL_D2, "tvdpll_d2", "tvdpll", 1, 2),
111*4882a593Smuzhiyun 	FACTOR(CLK_TOP_TVDPLL_D4, "tvdpll_d4", "tvdpll", 1, 4),
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	FACTOR(CLK_TOP_VDECPLL, "vdecpll_ck", "vdecpll", 1, 1),
114*4882a593Smuzhiyun 	FACTOR(CLK_TOP_TVD2PLL, "tvd2pll_ck", "tvd2pll", 1, 1),
115*4882a593Smuzhiyun 	FACTOR(CLK_TOP_TVD2PLL_D2, "tvd2pll_d2", "tvd2pll", 1, 2),
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MIPIPLL, "mipipll", "dpi_ck", 1, 1),
118*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MIPIPLL_D2, "mipipll_d2", "dpi_ck", 1, 2),
119*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MIPIPLL_D4, "mipipll_d4", "dpi_ck", 1, 4),
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	FACTOR(CLK_TOP_HDMIPLL, "hdmipll_ck", "hdmitx_dig_cts", 1, 1),
122*4882a593Smuzhiyun 	FACTOR(CLK_TOP_HDMIPLL_D2, "hdmipll_d2", "hdmitx_dig_cts", 1, 2),
123*4882a593Smuzhiyun 	FACTOR(CLK_TOP_HDMIPLL_D3, "hdmipll_d3", "hdmitx_dig_cts", 1, 3),
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	FACTOR(CLK_TOP_ARMPLL_1P3G, "armpll_1p3g_ck", "armpll", 1, 1),
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	FACTOR(CLK_TOP_AUDPLL, "audpll", "audpll_sel", 1, 1),
128*4882a593Smuzhiyun 	FACTOR(CLK_TOP_AUDPLL_D4, "audpll_d4", "audpll_sel", 1, 4),
129*4882a593Smuzhiyun 	FACTOR(CLK_TOP_AUDPLL_D8, "audpll_d8", "audpll_sel", 1, 8),
130*4882a593Smuzhiyun 	FACTOR(CLK_TOP_AUDPLL_D16, "audpll_d16", "audpll_sel", 1, 16),
131*4882a593Smuzhiyun 	FACTOR(CLK_TOP_AUDPLL_D24, "audpll_d24", "audpll_sel", 1, 24),
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	FACTOR(CLK_TOP_AUD1PLL_98M, "aud1pll_98m_ck", "aud1pll", 1, 3),
134*4882a593Smuzhiyun 	FACTOR(CLK_TOP_AUD2PLL_90M, "aud2pll_90m_ck", "aud2pll", 1, 3),
135*4882a593Smuzhiyun 	FACTOR(CLK_TOP_HADDS2PLL_98M, "hadds2pll_98m", "hadds2pll", 1, 3),
136*4882a593Smuzhiyun 	FACTOR(CLK_TOP_HADDS2PLL_294M, "hadds2pll_294m", "hadds2pll", 1, 1),
137*4882a593Smuzhiyun 	FACTOR(CLK_TOP_ETHPLL_500M, "ethpll_500m_ck", "ethpll", 1, 1),
138*4882a593Smuzhiyun 	FACTOR(CLK_TOP_CLK26M_D8, "clk26m_d8", "clk26m", 1, 8),
139*4882a593Smuzhiyun 	FACTOR(CLK_TOP_32K_INTERNAL, "32k_internal", "clk26m", 1, 793),
140*4882a593Smuzhiyun 	FACTOR(CLK_TOP_32K_EXTERNAL, "32k_external", "rtc32k", 1, 1),
141*4882a593Smuzhiyun 	FACTOR(CLK_TOP_AXISEL_D4, "axisel_d4", "axi_sel", 1, 4),
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun static const char * const axi_parents[] = {
145*4882a593Smuzhiyun 	"clk26m",
146*4882a593Smuzhiyun 	"syspll1_d2",
147*4882a593Smuzhiyun 	"syspll_d5",
148*4882a593Smuzhiyun 	"syspll1_d4",
149*4882a593Smuzhiyun 	"univpll_d5",
150*4882a593Smuzhiyun 	"univpll2_d2",
151*4882a593Smuzhiyun 	"mmpll_d2",
152*4882a593Smuzhiyun 	"dmpll_d2"
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun static const char * const mem_parents[] = {
156*4882a593Smuzhiyun 	"clk26m",
157*4882a593Smuzhiyun 	"dmpll_ck"
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun static const char * const ddrphycfg_parents[] = {
161*4882a593Smuzhiyun 	"clk26m",
162*4882a593Smuzhiyun 	"syspll1_d8"
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun static const char * const mm_parents[] = {
166*4882a593Smuzhiyun 	"clk26m",
167*4882a593Smuzhiyun 	"vencpll_ck",
168*4882a593Smuzhiyun 	"syspll1_d2",
169*4882a593Smuzhiyun 	"syspll1_d4",
170*4882a593Smuzhiyun 	"univpll_d5",
171*4882a593Smuzhiyun 	"univpll1_d2",
172*4882a593Smuzhiyun 	"univpll2_d2",
173*4882a593Smuzhiyun 	"dmpll_ck"
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static const char * const pwm_parents[] = {
177*4882a593Smuzhiyun 	"clk26m",
178*4882a593Smuzhiyun 	"univpll2_d4",
179*4882a593Smuzhiyun 	"univpll3_d2",
180*4882a593Smuzhiyun 	"univpll1_d4",
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun static const char * const vdec_parents[] = {
184*4882a593Smuzhiyun 	"clk26m",
185*4882a593Smuzhiyun 	"vdecpll_ck",
186*4882a593Smuzhiyun 	"syspll_d5",
187*4882a593Smuzhiyun 	"syspll1_d4",
188*4882a593Smuzhiyun 	"univpll_d5",
189*4882a593Smuzhiyun 	"univpll2_d2",
190*4882a593Smuzhiyun 	"vencpll_ck",
191*4882a593Smuzhiyun 	"msdcpll_d2",
192*4882a593Smuzhiyun 	"mmpll_d2"
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun static const char * const mfg_parents[] = {
196*4882a593Smuzhiyun 	"clk26m",
197*4882a593Smuzhiyun 	"mmpll_ck",
198*4882a593Smuzhiyun 	"dmpll_x2_ck",
199*4882a593Smuzhiyun 	"msdcpll_ck",
200*4882a593Smuzhiyun 	"clk26m",
201*4882a593Smuzhiyun 	"syspll_d3",
202*4882a593Smuzhiyun 	"univpll_d3",
203*4882a593Smuzhiyun 	"univpll1_d2"
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun static const char * const camtg_parents[] = {
207*4882a593Smuzhiyun 	"clk26m",
208*4882a593Smuzhiyun 	"univpll_d26",
209*4882a593Smuzhiyun 	"univpll2_d2",
210*4882a593Smuzhiyun 	"syspll3_d2",
211*4882a593Smuzhiyun 	"syspll3_d4",
212*4882a593Smuzhiyun 	"msdcpll_d2",
213*4882a593Smuzhiyun 	"mmpll_d2"
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun static const char * const uart_parents[] = {
217*4882a593Smuzhiyun 	"clk26m",
218*4882a593Smuzhiyun 	"univpll2_d8"
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun static const char * const spi_parents[] = {
222*4882a593Smuzhiyun 	"clk26m",
223*4882a593Smuzhiyun 	"syspll3_d2",
224*4882a593Smuzhiyun 	"syspll4_d2",
225*4882a593Smuzhiyun 	"univpll2_d4",
226*4882a593Smuzhiyun 	"univpll1_d8"
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun static const char * const usb20_parents[] = {
230*4882a593Smuzhiyun 	"clk26m",
231*4882a593Smuzhiyun 	"univpll1_d8",
232*4882a593Smuzhiyun 	"univpll3_d4"
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun static const char * const msdc30_parents[] = {
236*4882a593Smuzhiyun 	"clk26m",
237*4882a593Smuzhiyun 	"msdcpll_d2",
238*4882a593Smuzhiyun 	"syspll2_d2",
239*4882a593Smuzhiyun 	"syspll1_d4",
240*4882a593Smuzhiyun 	"univpll1_d4",
241*4882a593Smuzhiyun 	"univpll2_d4"
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun static const char * const aud_intbus_parents[] = {
245*4882a593Smuzhiyun 	"clk26m",
246*4882a593Smuzhiyun 	"syspll1_d4",
247*4882a593Smuzhiyun 	"syspll3_d2",
248*4882a593Smuzhiyun 	"syspll4_d2",
249*4882a593Smuzhiyun 	"univpll3_d2",
250*4882a593Smuzhiyun 	"univpll2_d4"
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun static const char * const pmicspi_parents[] = {
254*4882a593Smuzhiyun 	"clk26m",
255*4882a593Smuzhiyun 	"syspll1_d8",
256*4882a593Smuzhiyun 	"syspll2_d4",
257*4882a593Smuzhiyun 	"syspll4_d2",
258*4882a593Smuzhiyun 	"syspll3_d4",
259*4882a593Smuzhiyun 	"syspll2_d8",
260*4882a593Smuzhiyun 	"syspll1_d16",
261*4882a593Smuzhiyun 	"univpll3_d4",
262*4882a593Smuzhiyun 	"univpll_d26",
263*4882a593Smuzhiyun 	"dmpll_d2",
264*4882a593Smuzhiyun 	"dmpll_d4"
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun static const char * const scp_parents[] = {
268*4882a593Smuzhiyun 	"clk26m",
269*4882a593Smuzhiyun 	"syspll1_d8",
270*4882a593Smuzhiyun 	"dmpll_d2",
271*4882a593Smuzhiyun 	"dmpll_d4"
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun static const char * const dpi0_parents[] = {
275*4882a593Smuzhiyun 	"clk26m",
276*4882a593Smuzhiyun 	"mipipll",
277*4882a593Smuzhiyun 	"mipipll_d2",
278*4882a593Smuzhiyun 	"mipipll_d4",
279*4882a593Smuzhiyun 	"clk26m",
280*4882a593Smuzhiyun 	"tvdpll_ck",
281*4882a593Smuzhiyun 	"tvdpll_d2",
282*4882a593Smuzhiyun 	"tvdpll_d4"
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun static const char * const dpi1_parents[] = {
286*4882a593Smuzhiyun 	"clk26m",
287*4882a593Smuzhiyun 	"tvdpll_ck",
288*4882a593Smuzhiyun 	"tvdpll_d2",
289*4882a593Smuzhiyun 	"tvdpll_d4"
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun static const char * const tve_parents[] = {
293*4882a593Smuzhiyun 	"clk26m",
294*4882a593Smuzhiyun 	"mipipll",
295*4882a593Smuzhiyun 	"mipipll_d2",
296*4882a593Smuzhiyun 	"mipipll_d4",
297*4882a593Smuzhiyun 	"clk26m",
298*4882a593Smuzhiyun 	"tvdpll_ck",
299*4882a593Smuzhiyun 	"tvdpll_d2",
300*4882a593Smuzhiyun 	"tvdpll_d4"
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun static const char * const hdmi_parents[] = {
304*4882a593Smuzhiyun 	"clk26m",
305*4882a593Smuzhiyun 	"hdmipll_ck",
306*4882a593Smuzhiyun 	"hdmipll_d2",
307*4882a593Smuzhiyun 	"hdmipll_d3"
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun static const char * const apll_parents[] = {
311*4882a593Smuzhiyun 	"clk26m",
312*4882a593Smuzhiyun 	"audpll",
313*4882a593Smuzhiyun 	"audpll_d4",
314*4882a593Smuzhiyun 	"audpll_d8",
315*4882a593Smuzhiyun 	"audpll_d16",
316*4882a593Smuzhiyun 	"audpll_d24",
317*4882a593Smuzhiyun 	"clk26m",
318*4882a593Smuzhiyun 	"clk26m"
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun static const char * const rtc_parents[] = {
322*4882a593Smuzhiyun 	"32k_internal",
323*4882a593Smuzhiyun 	"32k_external",
324*4882a593Smuzhiyun 	"clk26m",
325*4882a593Smuzhiyun 	"univpll3_d8"
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun static const char * const nfi2x_parents[] = {
329*4882a593Smuzhiyun 	"clk26m",
330*4882a593Smuzhiyun 	"syspll2_d2",
331*4882a593Smuzhiyun 	"syspll_d7",
332*4882a593Smuzhiyun 	"univpll3_d2",
333*4882a593Smuzhiyun 	"syspll2_d4",
334*4882a593Smuzhiyun 	"univpll3_d4",
335*4882a593Smuzhiyun 	"syspll4_d4",
336*4882a593Smuzhiyun 	"clk26m"
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun static const char * const emmc_hclk_parents[] = {
340*4882a593Smuzhiyun 	"clk26m",
341*4882a593Smuzhiyun 	"syspll1_d2",
342*4882a593Smuzhiyun 	"syspll1_d4",
343*4882a593Smuzhiyun 	"syspll2_d2"
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun static const char * const flash_parents[] = {
347*4882a593Smuzhiyun 	"clk26m_d8",
348*4882a593Smuzhiyun 	"clk26m",
349*4882a593Smuzhiyun 	"syspll2_d8",
350*4882a593Smuzhiyun 	"syspll3_d4",
351*4882a593Smuzhiyun 	"univpll3_d4",
352*4882a593Smuzhiyun 	"syspll4_d2",
353*4882a593Smuzhiyun 	"syspll2_d4",
354*4882a593Smuzhiyun 	"univpll2_d4"
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun static const char * const di_parents[] = {
358*4882a593Smuzhiyun 	"clk26m",
359*4882a593Smuzhiyun 	"tvd2pll_ck",
360*4882a593Smuzhiyun 	"tvd2pll_d2",
361*4882a593Smuzhiyun 	"clk26m"
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun static const char * const nr_osd_parents[] = {
365*4882a593Smuzhiyun 	"clk26m",
366*4882a593Smuzhiyun 	"vencpll_ck",
367*4882a593Smuzhiyun 	"syspll1_d2",
368*4882a593Smuzhiyun 	"syspll1_d4",
369*4882a593Smuzhiyun 	"univpll_d5",
370*4882a593Smuzhiyun 	"univpll1_d2",
371*4882a593Smuzhiyun 	"univpll2_d2",
372*4882a593Smuzhiyun 	"dmpll_ck"
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun static const char * const hdmirx_bist_parents[] = {
376*4882a593Smuzhiyun 	"clk26m",
377*4882a593Smuzhiyun 	"syspll_d3",
378*4882a593Smuzhiyun 	"clk26m",
379*4882a593Smuzhiyun 	"syspll1_d16",
380*4882a593Smuzhiyun 	"syspll4_d2",
381*4882a593Smuzhiyun 	"syspll1_d4",
382*4882a593Smuzhiyun 	"vencpll_ck",
383*4882a593Smuzhiyun 	"clk26m"
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun static const char * const intdir_parents[] = {
387*4882a593Smuzhiyun 	"clk26m",
388*4882a593Smuzhiyun 	"mmpll_ck",
389*4882a593Smuzhiyun 	"syspll_d2",
390*4882a593Smuzhiyun 	"univpll_d2"
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun static const char * const asm_parents[] = {
394*4882a593Smuzhiyun 	"clk26m",
395*4882a593Smuzhiyun 	"univpll2_d4",
396*4882a593Smuzhiyun 	"univpll2_d2",
397*4882a593Smuzhiyun 	"syspll_d5"
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun static const char * const ms_card_parents[] = {
401*4882a593Smuzhiyun 	"clk26m",
402*4882a593Smuzhiyun 	"univpll3_d8",
403*4882a593Smuzhiyun 	"syspll4_d4"
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun static const char * const ethif_parents[] = {
407*4882a593Smuzhiyun 	"clk26m",
408*4882a593Smuzhiyun 	"syspll1_d2",
409*4882a593Smuzhiyun 	"syspll_d5",
410*4882a593Smuzhiyun 	"syspll1_d4",
411*4882a593Smuzhiyun 	"univpll_d5",
412*4882a593Smuzhiyun 	"univpll1_d2",
413*4882a593Smuzhiyun 	"dmpll_ck",
414*4882a593Smuzhiyun 	"dmpll_d2"
415*4882a593Smuzhiyun };
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun static const char * const hdmirx_parents[] = {
418*4882a593Smuzhiyun 	"clk26m",
419*4882a593Smuzhiyun 	"univpll_d52"
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun static const char * const cmsys_parents[] = {
423*4882a593Smuzhiyun 	"clk26m",
424*4882a593Smuzhiyun 	"syspll1_d2",
425*4882a593Smuzhiyun 	"univpll1_d2",
426*4882a593Smuzhiyun 	"univpll_d5",
427*4882a593Smuzhiyun 	"syspll_d5",
428*4882a593Smuzhiyun 	"syspll2_d2",
429*4882a593Smuzhiyun 	"syspll1_d4",
430*4882a593Smuzhiyun 	"syspll3_d2",
431*4882a593Smuzhiyun 	"syspll2_d4",
432*4882a593Smuzhiyun 	"syspll1_d8",
433*4882a593Smuzhiyun 	"clk26m",
434*4882a593Smuzhiyun 	"clk26m",
435*4882a593Smuzhiyun 	"clk26m",
436*4882a593Smuzhiyun 	"clk26m",
437*4882a593Smuzhiyun 	"clk26m"
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun static const char * const clk_8bdac_parents[] = {
441*4882a593Smuzhiyun 	"32k_internal",
442*4882a593Smuzhiyun 	"8bdac_ck",
443*4882a593Smuzhiyun 	"clk26m",
444*4882a593Smuzhiyun 	"clk26m"
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun static const char * const aud2dvd_parents[] = {
448*4882a593Smuzhiyun 	"a1sys_hp_ck",
449*4882a593Smuzhiyun 	"a2sys_hp_ck"
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun static const char * const padmclk_parents[] = {
453*4882a593Smuzhiyun 	"clk26m",
454*4882a593Smuzhiyun 	"univpll_d26",
455*4882a593Smuzhiyun 	"univpll_d52",
456*4882a593Smuzhiyun 	"univpll_d108",
457*4882a593Smuzhiyun 	"univpll2_d8",
458*4882a593Smuzhiyun 	"univpll2_d16",
459*4882a593Smuzhiyun 	"univpll2_d32"
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun static const char * const aud_mux_parents[] = {
463*4882a593Smuzhiyun 	"clk26m",
464*4882a593Smuzhiyun 	"aud1pll_98m_ck",
465*4882a593Smuzhiyun 	"aud2pll_90m_ck",
466*4882a593Smuzhiyun 	"hadds2pll_98m",
467*4882a593Smuzhiyun 	"audio_ext1_ck",
468*4882a593Smuzhiyun 	"audio_ext2_ck"
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun static const char * const aud_src_parents[] = {
472*4882a593Smuzhiyun 	"aud_mux1_sel",
473*4882a593Smuzhiyun 	"aud_mux2_sel"
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun static const char * const cpu_parents[] = {
477*4882a593Smuzhiyun 	"clk26m",
478*4882a593Smuzhiyun 	"armpll",
479*4882a593Smuzhiyun 	"mainpll",
480*4882a593Smuzhiyun 	"mmpll"
481*4882a593Smuzhiyun };
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun static const struct mtk_composite cpu_muxes[] __initconst = {
484*4882a593Smuzhiyun 	MUX(CLK_INFRA_CPUSEL, "infra_cpu_sel", cpu_parents, 0x0000, 2, 2),
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun static const struct mtk_composite top_muxes[] = {
488*4882a593Smuzhiyun 	MUX_GATE_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
489*4882a593Smuzhiyun 		0x0040, 0, 3, 7, CLK_IS_CRITICAL),
490*4882a593Smuzhiyun 	MUX_GATE_FLAGS(CLK_TOP_MEM_SEL, "mem_sel", mem_parents,
491*4882a593Smuzhiyun 		0x0040, 8, 1, 15, CLK_IS_CRITICAL),
492*4882a593Smuzhiyun 	MUX_GATE_FLAGS(CLK_TOP_DDRPHYCFG_SEL, "ddrphycfg_sel",
493*4882a593Smuzhiyun 		ddrphycfg_parents, 0x0040, 16, 1, 23, CLK_IS_CRITICAL),
494*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MM_SEL, "mm_sel", mm_parents,
495*4882a593Smuzhiyun 		0x0040, 24, 3, 31),
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents,
498*4882a593Smuzhiyun 		0x0050, 0, 2, 7),
499*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents,
500*4882a593Smuzhiyun 		0x0050, 8, 4, 15),
501*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents,
502*4882a593Smuzhiyun 		0x0050, 16, 3, 23),
503*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_CAMTG_SEL, "camtg_sel", camtg_parents,
504*4882a593Smuzhiyun 		0x0050, 24, 3, 31),
505*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents,
506*4882a593Smuzhiyun 		0x0060, 0, 1, 7),
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_SPI0_SEL, "spi0_sel", spi_parents,
509*4882a593Smuzhiyun 		0x0060, 8, 3, 15),
510*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_USB20_SEL, "usb20_sel", usb20_parents,
511*4882a593Smuzhiyun 		0x0060, 16, 2, 23),
512*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MSDC30_0_SEL, "msdc30_0_sel", msdc30_parents,
513*4882a593Smuzhiyun 		0x0060, 24, 3, 31),
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_parents,
516*4882a593Smuzhiyun 		0x0070, 0, 3, 7),
517*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MSDC30_2_SEL, "msdc30_2_sel", msdc30_parents,
518*4882a593Smuzhiyun 		0x0070, 8, 3, 15),
519*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_AUDIO_SEL, "audio_sel", msdc30_parents,
520*4882a593Smuzhiyun 		0x0070, 16, 1, 23),
521*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_AUDINTBUS_SEL, "aud_intbus_sel", aud_intbus_parents,
522*4882a593Smuzhiyun 		0x0070, 24, 3, 31),
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_PMICSPI_SEL, "pmicspi_sel", pmicspi_parents,
525*4882a593Smuzhiyun 		0x0080, 0, 4, 7),
526*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", scp_parents,
527*4882a593Smuzhiyun 		0x0080, 8, 2, 15),
528*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_DPI0_SEL, "dpi0_sel", dpi0_parents,
529*4882a593Smuzhiyun 		0x0080, 16, 3, 23),
530*4882a593Smuzhiyun 	MUX_GATE_FLAGS_2(CLK_TOP_DPI1_SEL, "dpi1_sel", dpi1_parents,
531*4882a593Smuzhiyun 		0x0080, 24, 2, 31, 0, CLK_MUX_ROUND_CLOSEST),
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_TVE_SEL, "tve_sel", tve_parents,
534*4882a593Smuzhiyun 		0x0090, 0, 3, 7),
535*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_HDMI_SEL, "hdmi_sel", hdmi_parents,
536*4882a593Smuzhiyun 		0x0090, 8, 2, 15),
537*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_APLL_SEL, "apll_sel", apll_parents,
538*4882a593Smuzhiyun 		0x0090, 16, 3, 23),
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	MUX_GATE_FLAGS(CLK_TOP_RTC_SEL, "rtc_sel", rtc_parents,
541*4882a593Smuzhiyun 		0x00A0, 0, 2, 7, CLK_IS_CRITICAL),
542*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_NFI2X_SEL, "nfi2x_sel", nfi2x_parents,
543*4882a593Smuzhiyun 		0x00A0, 8, 3, 15),
544*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_EMMC_HCLK_SEL, "emmc_hclk_sel", emmc_hclk_parents,
545*4882a593Smuzhiyun 		0x00A0, 24, 2, 31),
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_FLASH_SEL, "flash_sel", flash_parents,
548*4882a593Smuzhiyun 		0x00B0, 0, 3, 7),
549*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_DI_SEL, "di_sel", di_parents,
550*4882a593Smuzhiyun 		0x00B0, 8, 2, 15),
551*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_NR_SEL, "nr_sel", nr_osd_parents,
552*4882a593Smuzhiyun 		0x00B0, 16, 3, 23),
553*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_OSD_SEL, "osd_sel", nr_osd_parents,
554*4882a593Smuzhiyun 		0x00B0, 24, 3, 31),
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_HDMIRX_BIST_SEL, "hdmirx_bist_sel",
557*4882a593Smuzhiyun 		hdmirx_bist_parents, 0x00C0, 0, 3, 7),
558*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_INTDIR_SEL, "intdir_sel", intdir_parents,
559*4882a593Smuzhiyun 		0x00C0, 8, 2, 15),
560*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_ASM_I_SEL, "asm_i_sel", asm_parents,
561*4882a593Smuzhiyun 		0x00C0, 16, 2, 23),
562*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_ASM_M_SEL, "asm_m_sel", asm_parents,
563*4882a593Smuzhiyun 		0x00C0, 24, 3, 31),
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_ASM_H_SEL, "asm_h_sel", asm_parents,
566*4882a593Smuzhiyun 		0x00D0, 0, 2, 7),
567*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MS_CARD_SEL, "ms_card_sel", ms_card_parents,
568*4882a593Smuzhiyun 		0x00D0, 16, 2, 23),
569*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_ETHIF_SEL, "ethif_sel", ethif_parents,
570*4882a593Smuzhiyun 		0x00D0, 24, 3, 31),
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_HDMIRX26_24_SEL, "hdmirx26_24_sel", hdmirx_parents,
573*4882a593Smuzhiyun 		0x00E0, 0, 1, 7),
574*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MSDC30_3_SEL, "msdc30_3_sel", msdc30_parents,
575*4882a593Smuzhiyun 		0x00E0, 8, 3, 15),
576*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_CMSYS_SEL, "cmsys_sel", cmsys_parents,
577*4882a593Smuzhiyun 		0x00E0, 16, 4, 23),
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_SPI1_SEL, "spi2_sel", spi_parents,
580*4882a593Smuzhiyun 		0x00E0, 24, 3, 31),
581*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_SPI2_SEL, "spi1_sel", spi_parents,
582*4882a593Smuzhiyun 		0x00F0, 0, 3, 7),
583*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_8BDAC_SEL, "8bdac_sel", clk_8bdac_parents,
584*4882a593Smuzhiyun 		0x00F0, 8, 2, 15),
585*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_AUD2DVD_SEL, "aud2dvd_sel", aud2dvd_parents,
586*4882a593Smuzhiyun 		0x00F0, 16, 1, 23),
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	MUX(CLK_TOP_PADMCLK_SEL, "padmclk_sel", padmclk_parents,
589*4882a593Smuzhiyun 		0x0100, 0, 3),
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	MUX(CLK_TOP_AUD_MUX1_SEL, "aud_mux1_sel", aud_mux_parents,
592*4882a593Smuzhiyun 		0x012c, 0, 3),
593*4882a593Smuzhiyun 	MUX(CLK_TOP_AUD_MUX2_SEL, "aud_mux2_sel", aud_mux_parents,
594*4882a593Smuzhiyun 		0x012c, 3, 3),
595*4882a593Smuzhiyun 	MUX(CLK_TOP_AUDPLL_MUX_SEL, "audpll_sel", aud_mux_parents,
596*4882a593Smuzhiyun 		0x012c, 6, 3),
597*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_AUD_K1_SRC_SEL, "aud_k1_src_sel", aud_src_parents,
598*4882a593Smuzhiyun 		0x012c, 15, 1, 23),
599*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_AUD_K2_SRC_SEL, "aud_k2_src_sel", aud_src_parents,
600*4882a593Smuzhiyun 		0x012c, 16, 1, 24),
601*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_AUD_K3_SRC_SEL, "aud_k3_src_sel", aud_src_parents,
602*4882a593Smuzhiyun 		0x012c, 17, 1, 25),
603*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_AUD_K4_SRC_SEL, "aud_k4_src_sel", aud_src_parents,
604*4882a593Smuzhiyun 		0x012c, 18, 1, 26),
605*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_AUD_K5_SRC_SEL, "aud_k5_src_sel", aud_src_parents,
606*4882a593Smuzhiyun 		0x012c, 19, 1, 27),
607*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_AUD_K6_SRC_SEL, "aud_k6_src_sel", aud_src_parents,
608*4882a593Smuzhiyun 		0x012c, 20, 1, 28),
609*4882a593Smuzhiyun };
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun static const struct mtk_clk_divider top_adj_divs[] = {
612*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_AUD_EXTCK1_DIV, "audio_ext1_ck", "aud_ext1",
613*4882a593Smuzhiyun 		0x0120, 0, 8),
614*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_AUD_EXTCK2_DIV, "audio_ext2_ck", "aud_ext2",
615*4882a593Smuzhiyun 		0x0120, 8, 8),
616*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_AUD_MUX1_DIV, "aud_mux1_div", "aud_mux1_sel",
617*4882a593Smuzhiyun 		0x0120, 16, 8),
618*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_AUD_MUX2_DIV, "aud_mux2_div", "aud_mux2_sel",
619*4882a593Smuzhiyun 		0x0120, 24, 8),
620*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_AUD_K1_SRC_DIV, "aud_k1_src_div", "aud_k1_src_sel",
621*4882a593Smuzhiyun 		0x0124, 0, 8),
622*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_AUD_K2_SRC_DIV, "aud_k2_src_div", "aud_k2_src_sel",
623*4882a593Smuzhiyun 		0x0124, 8, 8),
624*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_AUD_K3_SRC_DIV, "aud_k3_src_div", "aud_k3_src_sel",
625*4882a593Smuzhiyun 		0x0124, 16, 8),
626*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_AUD_K4_SRC_DIV, "aud_k4_src_div", "aud_k4_src_sel",
627*4882a593Smuzhiyun 		0x0124, 24, 8),
628*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_AUD_K5_SRC_DIV, "aud_k5_src_div", "aud_k5_src_sel",
629*4882a593Smuzhiyun 		0x0128, 0, 8),
630*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_AUD_K6_SRC_DIV, "aud_k6_src_div", "aud_k6_src_sel",
631*4882a593Smuzhiyun 		0x0128, 8, 8),
632*4882a593Smuzhiyun };
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun static const struct mtk_gate_regs top_aud_cg_regs = {
635*4882a593Smuzhiyun 	.sta_ofs = 0x012C,
636*4882a593Smuzhiyun };
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun #define GATE_TOP_AUD(_id, _name, _parent, _shift) {	\
639*4882a593Smuzhiyun 		.id = _id,				\
640*4882a593Smuzhiyun 		.name = _name,				\
641*4882a593Smuzhiyun 		.parent_name = _parent,			\
642*4882a593Smuzhiyun 		.regs = &top_aud_cg_regs,		\
643*4882a593Smuzhiyun 		.shift = _shift,			\
644*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_no_setclr,	\
645*4882a593Smuzhiyun 	}
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun static const struct mtk_gate top_clks[] = {
648*4882a593Smuzhiyun 	GATE_TOP_AUD(CLK_TOP_AUD_48K_TIMING, "a1sys_hp_ck", "aud_mux1_div",
649*4882a593Smuzhiyun 		21),
650*4882a593Smuzhiyun 	GATE_TOP_AUD(CLK_TOP_AUD_44K_TIMING, "a2sys_hp_ck", "aud_mux2_div",
651*4882a593Smuzhiyun 		22),
652*4882a593Smuzhiyun 	GATE_TOP_AUD(CLK_TOP_AUD_I2S1_MCLK, "aud_i2s1_mclk", "aud_k1_src_div",
653*4882a593Smuzhiyun 		23),
654*4882a593Smuzhiyun 	GATE_TOP_AUD(CLK_TOP_AUD_I2S2_MCLK, "aud_i2s2_mclk", "aud_k2_src_div",
655*4882a593Smuzhiyun 		24),
656*4882a593Smuzhiyun 	GATE_TOP_AUD(CLK_TOP_AUD_I2S3_MCLK, "aud_i2s3_mclk", "aud_k3_src_div",
657*4882a593Smuzhiyun 		25),
658*4882a593Smuzhiyun 	GATE_TOP_AUD(CLK_TOP_AUD_I2S4_MCLK, "aud_i2s4_mclk", "aud_k4_src_div",
659*4882a593Smuzhiyun 		26),
660*4882a593Smuzhiyun 	GATE_TOP_AUD(CLK_TOP_AUD_I2S5_MCLK, "aud_i2s5_mclk", "aud_k5_src_div",
661*4882a593Smuzhiyun 		27),
662*4882a593Smuzhiyun 	GATE_TOP_AUD(CLK_TOP_AUD_I2S6_MCLK, "aud_i2s6_mclk", "aud_k6_src_div",
663*4882a593Smuzhiyun 		28),
664*4882a593Smuzhiyun };
665*4882a593Smuzhiyun 
mtk_topckgen_init(struct platform_device * pdev)666*4882a593Smuzhiyun static int mtk_topckgen_init(struct platform_device *pdev)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
669*4882a593Smuzhiyun 	void __iomem *base;
670*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
671*4882a593Smuzhiyun 	struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	base = devm_ioremap_resource(&pdev->dev, res);
674*4882a593Smuzhiyun 	if (IS_ERR(base))
675*4882a593Smuzhiyun 		return PTR_ERR(base);
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_TOP_NR);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	mtk_clk_register_fixed_clks(top_fixed_clks, ARRAY_SIZE(top_fixed_clks),
680*4882a593Smuzhiyun 								clk_data);
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	mtk_clk_register_factors(top_fixed_divs, ARRAY_SIZE(top_fixed_divs),
683*4882a593Smuzhiyun 								clk_data);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	mtk_clk_register_composites(top_muxes, ARRAY_SIZE(top_muxes),
686*4882a593Smuzhiyun 				base, &mt2701_clk_lock, clk_data);
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	mtk_clk_register_dividers(top_adj_divs, ARRAY_SIZE(top_adj_divs),
689*4882a593Smuzhiyun 				base, &mt2701_clk_lock, clk_data);
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	mtk_clk_register_gates(node, top_clks, ARRAY_SIZE(top_clks),
692*4882a593Smuzhiyun 						clk_data);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun static const struct mtk_gate_regs infra_cg_regs = {
698*4882a593Smuzhiyun 	.set_ofs = 0x0040,
699*4882a593Smuzhiyun 	.clr_ofs = 0x0044,
700*4882a593Smuzhiyun 	.sta_ofs = 0x0048,
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun #define GATE_ICG(_id, _name, _parent, _shift) {		\
704*4882a593Smuzhiyun 		.id = _id,				\
705*4882a593Smuzhiyun 		.name = _name,				\
706*4882a593Smuzhiyun 		.parent_name = _parent,			\
707*4882a593Smuzhiyun 		.regs = &infra_cg_regs,			\
708*4882a593Smuzhiyun 		.shift = _shift,			\
709*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr,	\
710*4882a593Smuzhiyun 	}
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun static const struct mtk_gate infra_clks[] = {
713*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_DBG, "dbgclk", "axi_sel", 0),
714*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_SMI, "smi_ck", "mm_sel", 1),
715*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_QAXI_CM4, "cm4_ck", "axi_sel", 2),
716*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_AUD_SPLIN_B, "audio_splin_bck", "hadds2pll_294m", 4),
717*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_AUDIO, "audio_ck", "clk26m", 5),
718*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_EFUSE, "efuse_ck", "clk26m", 6),
719*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_L2C_SRAM, "l2c_sram_ck", "mm_sel", 7),
720*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_M4U, "m4u_ck", "mem_sel", 8),
721*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_CONNMCU, "connsys_bus", "wbg_dig_ck_416m", 12),
722*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_TRNG, "trng_ck", "axi_sel", 13),
723*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_RAMBUFIF, "rambufif_ck", "mem_sel", 14),
724*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_CPUM, "cpum_ck", "mem_sel", 15),
725*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_KP, "kp_ck", "axi_sel", 16),
726*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_CEC, "cec_ck", "rtc_sel", 18),
727*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_IRRX, "irrx_ck", "axi_sel", 19),
728*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_PMICSPI, "pmicspi_ck", "pmicspi_sel", 22),
729*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_PMICWRAP, "pmicwrap_ck", "axi_sel", 23),
730*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_DDCCI, "ddcci_ck", "axi_sel", 24),
731*4882a593Smuzhiyun };
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun static const struct mtk_fixed_factor infra_fixed_divs[] = {
734*4882a593Smuzhiyun 	FACTOR(CLK_INFRA_CLK_13M, "clk13m", "clk26m", 1, 2),
735*4882a593Smuzhiyun };
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun static struct clk_onecell_data *infra_clk_data;
738*4882a593Smuzhiyun 
mtk_infrasys_init_early(struct device_node * node)739*4882a593Smuzhiyun static void __init mtk_infrasys_init_early(struct device_node *node)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun 	int r, i;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	if (!infra_clk_data) {
744*4882a593Smuzhiyun 		infra_clk_data = mtk_alloc_clk_data(CLK_INFRA_NR);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 		for (i = 0; i < CLK_INFRA_NR; i++)
747*4882a593Smuzhiyun 			infra_clk_data->clks[i] = ERR_PTR(-EPROBE_DEFER);
748*4882a593Smuzhiyun 	}
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	mtk_clk_register_factors(infra_fixed_divs, ARRAY_SIZE(infra_fixed_divs),
751*4882a593Smuzhiyun 						infra_clk_data);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	mtk_clk_register_cpumuxes(node, cpu_muxes, ARRAY_SIZE(cpu_muxes),
754*4882a593Smuzhiyun 				  infra_clk_data);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, infra_clk_data);
757*4882a593Smuzhiyun 	if (r)
758*4882a593Smuzhiyun 		pr_err("%s(): could not register clock provider: %d\n",
759*4882a593Smuzhiyun 			__func__, r);
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(mtk_infra, "mediatek,mt2701-infracfg",
762*4882a593Smuzhiyun 			mtk_infrasys_init_early);
763*4882a593Smuzhiyun 
mtk_infrasys_init(struct platform_device * pdev)764*4882a593Smuzhiyun static int mtk_infrasys_init(struct platform_device *pdev)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun 	int r, i;
767*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	if (!infra_clk_data) {
770*4882a593Smuzhiyun 		infra_clk_data = mtk_alloc_clk_data(CLK_INFRA_NR);
771*4882a593Smuzhiyun 	} else {
772*4882a593Smuzhiyun 		for (i = 0; i < CLK_INFRA_NR; i++) {
773*4882a593Smuzhiyun 			if (infra_clk_data->clks[i] == ERR_PTR(-EPROBE_DEFER))
774*4882a593Smuzhiyun 				infra_clk_data->clks[i] = ERR_PTR(-ENOENT);
775*4882a593Smuzhiyun 		}
776*4882a593Smuzhiyun 	}
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	mtk_clk_register_gates(node, infra_clks, ARRAY_SIZE(infra_clks),
779*4882a593Smuzhiyun 						infra_clk_data);
780*4882a593Smuzhiyun 	mtk_clk_register_factors(infra_fixed_divs, ARRAY_SIZE(infra_fixed_divs),
781*4882a593Smuzhiyun 						infra_clk_data);
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, infra_clk_data);
784*4882a593Smuzhiyun 	if (r)
785*4882a593Smuzhiyun 		return r;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	mtk_register_reset_controller(node, 2, 0x30);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	return 0;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun static const struct mtk_gate_regs peri0_cg_regs = {
793*4882a593Smuzhiyun 	.set_ofs = 0x0008,
794*4882a593Smuzhiyun 	.clr_ofs = 0x0010,
795*4882a593Smuzhiyun 	.sta_ofs = 0x0018,
796*4882a593Smuzhiyun };
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun static const struct mtk_gate_regs peri1_cg_regs = {
799*4882a593Smuzhiyun 	.set_ofs = 0x000c,
800*4882a593Smuzhiyun 	.clr_ofs = 0x0014,
801*4882a593Smuzhiyun 	.sta_ofs = 0x001c,
802*4882a593Smuzhiyun };
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun #define GATE_PERI0(_id, _name, _parent, _shift) {	\
805*4882a593Smuzhiyun 		.id = _id,				\
806*4882a593Smuzhiyun 		.name = _name,				\
807*4882a593Smuzhiyun 		.parent_name = _parent,			\
808*4882a593Smuzhiyun 		.regs = &peri0_cg_regs,			\
809*4882a593Smuzhiyun 		.shift = _shift,			\
810*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr,	\
811*4882a593Smuzhiyun 	}
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun #define GATE_PERI1(_id, _name, _parent, _shift) {	\
814*4882a593Smuzhiyun 		.id = _id,				\
815*4882a593Smuzhiyun 		.name = _name,				\
816*4882a593Smuzhiyun 		.parent_name = _parent,			\
817*4882a593Smuzhiyun 		.regs = &peri1_cg_regs,			\
818*4882a593Smuzhiyun 		.shift = _shift,			\
819*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr,	\
820*4882a593Smuzhiyun 	}
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun static const struct mtk_gate peri_clks[] = {
823*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_USB0_MCU, "usb0_mcu_ck", "axi_sel", 31),
824*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_ETH, "eth_ck", "clk26m", 30),
825*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_SPI0, "spi0_ck", "spi0_sel", 29),
826*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_AUXADC, "auxadc_ck", "clk26m", 28),
827*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_I2C3, "i2c3_ck", "clk26m", 27),
828*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_I2C2, "i2c2_ck", "axi_sel", 26),
829*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_I2C1, "i2c1_ck", "axi_sel", 25),
830*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_I2C0, "i2c0_ck", "axi_sel", 24),
831*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_BTIF, "bitif_ck", "axi_sel", 23),
832*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_UART3, "uart3_ck", "axi_sel", 22),
833*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_UART2, "uart2_ck", "axi_sel", 21),
834*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_UART1, "uart1_ck", "axi_sel", 20),
835*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_UART0, "uart0_ck", "axi_sel", 19),
836*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_NLI, "nli_ck", "axi_sel", 18),
837*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_MSDC50_3, "msdc50_3_ck", "emmc_hclk_sel", 17),
838*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_MSDC30_3, "msdc30_3_ck", "msdc30_3_sel", 16),
839*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_MSDC30_2, "msdc30_2_ck", "msdc30_2_sel", 15),
840*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_MSDC30_1, "msdc30_1_ck", "msdc30_1_sel", 14),
841*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_MSDC30_0, "msdc30_0_ck", "msdc30_0_sel", 13),
842*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_AP_DMA, "ap_dma_ck", "axi_sel", 12),
843*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_USB1, "usb1_ck", "usb20_sel", 11),
844*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_USB0, "usb0_ck", "usb20_sel", 10),
845*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM, "pwm_ck", "axi_sel", 9),
846*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM7, "pwm7_ck", "axisel_d4", 8),
847*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM6, "pwm6_ck", "axisel_d4", 7),
848*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM5, "pwm5_ck", "axisel_d4", 6),
849*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM4, "pwm4_ck", "axisel_d4", 5),
850*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM3, "pwm3_ck", "axisel_d4", 4),
851*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM2, "pwm2_ck", "axisel_d4", 3),
852*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM1, "pwm1_ck", "axisel_d4", 2),
853*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_THERM, "therm_ck", "axi_sel", 1),
854*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_NFI, "nfi_ck", "nfi2x_sel", 0),
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_FCI, "fci_ck", "ms_card_sel", 11),
857*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_SPI2, "spi2_ck", "spi2_sel", 10),
858*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_SPI1, "spi1_ck", "spi1_sel", 9),
859*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_HOST89_DVD, "host89_dvd_ck", "aud2dvd_sel", 8),
860*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_HOST89_SPI, "host89_spi_ck", "spi0_sel", 7),
861*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_HOST89_INT, "host89_int_ck", "axi_sel", 6),
862*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_FLASH, "flash_ck", "nfi2x_sel", 5),
863*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_NFI_PAD, "nfi_pad_ck", "nfi1x_pad", 4),
864*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_NFI_ECC, "nfi_ecc_ck", "nfi1x_pad", 3),
865*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_GCPU, "gcpu_ck", "axi_sel", 2),
866*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_USB_SLV, "usbslv_ck", "axi_sel", 1),
867*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_USB1_MCU, "usb1_mcu_ck", "axi_sel", 0),
868*4882a593Smuzhiyun };
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun static const char * const uart_ck_sel_parents[] = {
871*4882a593Smuzhiyun 	"clk26m",
872*4882a593Smuzhiyun 	"uart_sel",
873*4882a593Smuzhiyun };
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun static const struct mtk_composite peri_muxs[] = {
876*4882a593Smuzhiyun 	MUX(CLK_PERI_UART0_SEL, "uart0_ck_sel", uart_ck_sel_parents,
877*4882a593Smuzhiyun 		0x40c, 0, 1),
878*4882a593Smuzhiyun 	MUX(CLK_PERI_UART1_SEL, "uart1_ck_sel", uart_ck_sel_parents,
879*4882a593Smuzhiyun 		0x40c, 1, 1),
880*4882a593Smuzhiyun 	MUX(CLK_PERI_UART2_SEL, "uart2_ck_sel", uart_ck_sel_parents,
881*4882a593Smuzhiyun 		0x40c, 2, 1),
882*4882a593Smuzhiyun 	MUX(CLK_PERI_UART3_SEL, "uart3_ck_sel", uart_ck_sel_parents,
883*4882a593Smuzhiyun 		0x40c, 3, 1),
884*4882a593Smuzhiyun };
885*4882a593Smuzhiyun 
mtk_pericfg_init(struct platform_device * pdev)886*4882a593Smuzhiyun static int mtk_pericfg_init(struct platform_device *pdev)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
889*4882a593Smuzhiyun 	void __iomem *base;
890*4882a593Smuzhiyun 	int r;
891*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
892*4882a593Smuzhiyun 	struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	base = devm_ioremap_resource(&pdev->dev, res);
895*4882a593Smuzhiyun 	if (IS_ERR(base))
896*4882a593Smuzhiyun 		return PTR_ERR(base);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_PERI_NR);
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	mtk_clk_register_gates(node, peri_clks, ARRAY_SIZE(peri_clks),
901*4882a593Smuzhiyun 						clk_data);
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	mtk_clk_register_composites(peri_muxs, ARRAY_SIZE(peri_muxs), base,
904*4882a593Smuzhiyun 			&mt2701_clk_lock, clk_data);
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
907*4882a593Smuzhiyun 	if (r)
908*4882a593Smuzhiyun 		return r;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	mtk_register_reset_controller(node, 2, 0x0);
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	return 0;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun #define MT8590_PLL_FMAX		(2000 * MHZ)
916*4882a593Smuzhiyun #define CON0_MT8590_RST_BAR	BIT(27)
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, _pd_reg, \
919*4882a593Smuzhiyun 			_pd_shift, _tuner_reg, _pcw_reg, _pcw_shift) {	\
920*4882a593Smuzhiyun 		.id = _id,						\
921*4882a593Smuzhiyun 		.name = _name,						\
922*4882a593Smuzhiyun 		.reg = _reg,						\
923*4882a593Smuzhiyun 		.pwr_reg = _pwr_reg,					\
924*4882a593Smuzhiyun 		.en_mask = _en_mask,					\
925*4882a593Smuzhiyun 		.flags = _flags,					\
926*4882a593Smuzhiyun 		.rst_bar_mask = CON0_MT8590_RST_BAR,			\
927*4882a593Smuzhiyun 		.fmax = MT8590_PLL_FMAX,				\
928*4882a593Smuzhiyun 		.pcwbits = _pcwbits,					\
929*4882a593Smuzhiyun 		.pd_reg = _pd_reg,					\
930*4882a593Smuzhiyun 		.pd_shift = _pd_shift,					\
931*4882a593Smuzhiyun 		.tuner_reg = _tuner_reg,				\
932*4882a593Smuzhiyun 		.pcw_reg = _pcw_reg,					\
933*4882a593Smuzhiyun 		.pcw_shift = _pcw_shift,				\
934*4882a593Smuzhiyun 	}
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun static const struct mtk_pll_data apmixed_plls[] = {
937*4882a593Smuzhiyun 	PLL(CLK_APMIXED_ARMPLL, "armpll", 0x200, 0x20c, 0x80000001,
938*4882a593Smuzhiyun 			PLL_AO, 21, 0x204, 24, 0x0, 0x204, 0),
939*4882a593Smuzhiyun 	PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x210, 0x21c, 0xf0000001,
940*4882a593Smuzhiyun 		  HAVE_RST_BAR, 21, 0x210, 4, 0x0, 0x214, 0),
941*4882a593Smuzhiyun 	PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x220, 0x22c, 0xf3000001,
942*4882a593Smuzhiyun 		  HAVE_RST_BAR, 7, 0x220, 4, 0x0, 0x224, 14),
943*4882a593Smuzhiyun 	PLL(CLK_APMIXED_MMPLL, "mmpll", 0x230, 0x23c, 0x00000001, 0,
944*4882a593Smuzhiyun 				21, 0x230, 4, 0x0, 0x234, 0),
945*4882a593Smuzhiyun 	PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x240, 0x24c, 0x00000001, 0,
946*4882a593Smuzhiyun 				21, 0x240, 4, 0x0, 0x244, 0),
947*4882a593Smuzhiyun 	PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x250, 0x25c, 0x00000001, 0,
948*4882a593Smuzhiyun 				21, 0x250, 4, 0x0, 0x254, 0),
949*4882a593Smuzhiyun 	PLL(CLK_APMIXED_AUD1PLL, "aud1pll", 0x270, 0x27c, 0x00000001, 0,
950*4882a593Smuzhiyun 				31, 0x270, 4, 0x0, 0x274, 0),
951*4882a593Smuzhiyun 	PLL(CLK_APMIXED_TRGPLL, "trgpll", 0x280, 0x28c, 0x00000001, 0,
952*4882a593Smuzhiyun 				31, 0x280, 4, 0x0, 0x284, 0),
953*4882a593Smuzhiyun 	PLL(CLK_APMIXED_ETHPLL, "ethpll", 0x290, 0x29c, 0x00000001, 0,
954*4882a593Smuzhiyun 				31, 0x290, 4, 0x0, 0x294, 0),
955*4882a593Smuzhiyun 	PLL(CLK_APMIXED_VDECPLL, "vdecpll", 0x2a0, 0x2ac, 0x00000001, 0,
956*4882a593Smuzhiyun 				31, 0x2a0, 4, 0x0, 0x2a4, 0),
957*4882a593Smuzhiyun 	PLL(CLK_APMIXED_HADDS2PLL, "hadds2pll", 0x2b0, 0x2bc, 0x00000001, 0,
958*4882a593Smuzhiyun 				31, 0x2b0, 4, 0x0, 0x2b4, 0),
959*4882a593Smuzhiyun 	PLL(CLK_APMIXED_AUD2PLL, "aud2pll", 0x2c0, 0x2cc, 0x00000001, 0,
960*4882a593Smuzhiyun 				31, 0x2c0, 4, 0x0, 0x2c4, 0),
961*4882a593Smuzhiyun 	PLL(CLK_APMIXED_TVD2PLL, "tvd2pll", 0x2d0, 0x2dc, 0x00000001, 0,
962*4882a593Smuzhiyun 				21, 0x2d0, 4, 0x0, 0x2d4, 0),
963*4882a593Smuzhiyun };
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun static const struct mtk_fixed_factor apmixed_fixed_divs[] = {
966*4882a593Smuzhiyun 	FACTOR(CLK_APMIXED_HDMI_REF, "hdmi_ref", "tvdpll", 1, 1),
967*4882a593Smuzhiyun };
968*4882a593Smuzhiyun 
mtk_apmixedsys_init(struct platform_device * pdev)969*4882a593Smuzhiyun static int mtk_apmixedsys_init(struct platform_device *pdev)
970*4882a593Smuzhiyun {
971*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
972*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR);
975*4882a593Smuzhiyun 	if (!clk_data)
976*4882a593Smuzhiyun 		return -ENOMEM;
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	mtk_clk_register_plls(node, apmixed_plls, ARRAY_SIZE(apmixed_plls),
979*4882a593Smuzhiyun 								clk_data);
980*4882a593Smuzhiyun 	mtk_clk_register_factors(apmixed_fixed_divs, ARRAY_SIZE(apmixed_fixed_divs),
981*4882a593Smuzhiyun 								clk_data);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun static const struct of_device_id of_match_clk_mt2701[] = {
987*4882a593Smuzhiyun 	{
988*4882a593Smuzhiyun 		.compatible = "mediatek,mt2701-topckgen",
989*4882a593Smuzhiyun 		.data = mtk_topckgen_init,
990*4882a593Smuzhiyun 	}, {
991*4882a593Smuzhiyun 		.compatible = "mediatek,mt2701-infracfg",
992*4882a593Smuzhiyun 		.data = mtk_infrasys_init,
993*4882a593Smuzhiyun 	}, {
994*4882a593Smuzhiyun 		.compatible = "mediatek,mt2701-pericfg",
995*4882a593Smuzhiyun 		.data = mtk_pericfg_init,
996*4882a593Smuzhiyun 	}, {
997*4882a593Smuzhiyun 		.compatible = "mediatek,mt2701-apmixedsys",
998*4882a593Smuzhiyun 		.data = mtk_apmixedsys_init,
999*4882a593Smuzhiyun 	}, {
1000*4882a593Smuzhiyun 		/* sentinel */
1001*4882a593Smuzhiyun 	}
1002*4882a593Smuzhiyun };
1003*4882a593Smuzhiyun 
clk_mt2701_probe(struct platform_device * pdev)1004*4882a593Smuzhiyun static int clk_mt2701_probe(struct platform_device *pdev)
1005*4882a593Smuzhiyun {
1006*4882a593Smuzhiyun 	int (*clk_init)(struct platform_device *);
1007*4882a593Smuzhiyun 	int r;
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	clk_init = of_device_get_match_data(&pdev->dev);
1010*4882a593Smuzhiyun 	if (!clk_init)
1011*4882a593Smuzhiyun 		return -EINVAL;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	r = clk_init(pdev);
1014*4882a593Smuzhiyun 	if (r)
1015*4882a593Smuzhiyun 		dev_err(&pdev->dev,
1016*4882a593Smuzhiyun 			"could not register clock provider: %s: %d\n",
1017*4882a593Smuzhiyun 			pdev->name, r);
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	return r;
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun static struct platform_driver clk_mt2701_drv = {
1023*4882a593Smuzhiyun 	.probe = clk_mt2701_probe,
1024*4882a593Smuzhiyun 	.driver = {
1025*4882a593Smuzhiyun 		.name = "clk-mt2701",
1026*4882a593Smuzhiyun 		.of_match_table = of_match_clk_mt2701,
1027*4882a593Smuzhiyun 	},
1028*4882a593Smuzhiyun };
1029*4882a593Smuzhiyun 
clk_mt2701_init(void)1030*4882a593Smuzhiyun static int __init clk_mt2701_init(void)
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun 	return platform_driver_register(&clk_mt2701_drv);
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun arch_initcall(clk_mt2701_init);
1036