1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014 MediaTek Inc.
4*4882a593Smuzhiyun * Author: Shunli Wang <shunli.wang@mediatek.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include "clk-mtk.h"
11*4882a593Smuzhiyun #include "clk-gate.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <dt-bindings/clock/mt2701-clk.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun static const struct mtk_gate_regs vdec0_cg_regs = {
16*4882a593Smuzhiyun .set_ofs = 0x0000,
17*4882a593Smuzhiyun .clr_ofs = 0x0004,
18*4882a593Smuzhiyun .sta_ofs = 0x0000,
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun static const struct mtk_gate_regs vdec1_cg_regs = {
22*4882a593Smuzhiyun .set_ofs = 0x0008,
23*4882a593Smuzhiyun .clr_ofs = 0x000c,
24*4882a593Smuzhiyun .sta_ofs = 0x0008,
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define GATE_VDEC0(_id, _name, _parent, _shift) { \
28*4882a593Smuzhiyun .id = _id, \
29*4882a593Smuzhiyun .name = _name, \
30*4882a593Smuzhiyun .parent_name = _parent, \
31*4882a593Smuzhiyun .regs = &vdec0_cg_regs, \
32*4882a593Smuzhiyun .shift = _shift, \
33*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr_inv, \
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define GATE_VDEC1(_id, _name, _parent, _shift) { \
37*4882a593Smuzhiyun .id = _id, \
38*4882a593Smuzhiyun .name = _name, \
39*4882a593Smuzhiyun .parent_name = _parent, \
40*4882a593Smuzhiyun .regs = &vdec1_cg_regs, \
41*4882a593Smuzhiyun .shift = _shift, \
42*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr_inv, \
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static const struct mtk_gate vdec_clks[] = {
46*4882a593Smuzhiyun GATE_VDEC0(CLK_VDEC_CKGEN, "vdec_cken", "vdec_sel", 0),
47*4882a593Smuzhiyun GATE_VDEC1(CLK_VDEC_LARB, "vdec_larb_cken", "mm_sel", 0),
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static const struct of_device_id of_match_clk_mt2701_vdec[] = {
51*4882a593Smuzhiyun { .compatible = "mediatek,mt2701-vdecsys", },
52*4882a593Smuzhiyun {}
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
clk_mt2701_vdec_probe(struct platform_device * pdev)55*4882a593Smuzhiyun static int clk_mt2701_vdec_probe(struct platform_device *pdev)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
58*4882a593Smuzhiyun int r;
59*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_VDEC_NR);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun mtk_clk_register_gates(node, vdec_clks, ARRAY_SIZE(vdec_clks),
64*4882a593Smuzhiyun clk_data);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
67*4882a593Smuzhiyun if (r)
68*4882a593Smuzhiyun dev_err(&pdev->dev,
69*4882a593Smuzhiyun "could not register clock provider: %s: %d\n",
70*4882a593Smuzhiyun pdev->name, r);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun return r;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun static struct platform_driver clk_mt2701_vdec_drv = {
76*4882a593Smuzhiyun .probe = clk_mt2701_vdec_probe,
77*4882a593Smuzhiyun .driver = {
78*4882a593Smuzhiyun .name = "clk-mt2701-vdec",
79*4882a593Smuzhiyun .of_match_table = of_match_clk_mt2701_vdec,
80*4882a593Smuzhiyun },
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun builtin_platform_driver(clk_mt2701_vdec_drv);
84