1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014 MediaTek Inc.
4*4882a593Smuzhiyun * Author: Shunli Wang <shunli.wang@mediatek.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include "clk-mtk.h"
11*4882a593Smuzhiyun #include "clk-gate.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <dt-bindings/clock/mt2701-clk.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun static const struct mtk_gate_regs disp0_cg_regs = {
16*4882a593Smuzhiyun .set_ofs = 0x0104,
17*4882a593Smuzhiyun .clr_ofs = 0x0108,
18*4882a593Smuzhiyun .sta_ofs = 0x0100,
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun static const struct mtk_gate_regs disp1_cg_regs = {
22*4882a593Smuzhiyun .set_ofs = 0x0114,
23*4882a593Smuzhiyun .clr_ofs = 0x0118,
24*4882a593Smuzhiyun .sta_ofs = 0x0110,
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define GATE_DISP0(_id, _name, _parent, _shift) { \
28*4882a593Smuzhiyun .id = _id, \
29*4882a593Smuzhiyun .name = _name, \
30*4882a593Smuzhiyun .parent_name = _parent, \
31*4882a593Smuzhiyun .regs = &disp0_cg_regs, \
32*4882a593Smuzhiyun .shift = _shift, \
33*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr, \
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define GATE_DISP1(_id, _name, _parent, _shift) { \
37*4882a593Smuzhiyun .id = _id, \
38*4882a593Smuzhiyun .name = _name, \
39*4882a593Smuzhiyun .parent_name = _parent, \
40*4882a593Smuzhiyun .regs = &disp1_cg_regs, \
41*4882a593Smuzhiyun .shift = _shift, \
42*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr, \
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static const struct mtk_gate mm_clks[] = {
46*4882a593Smuzhiyun GATE_DISP0(CLK_MM_SMI_COMMON, "mm_smi_comm", "mm_sel", 0),
47*4882a593Smuzhiyun GATE_DISP0(CLK_MM_SMI_LARB0, "mm_smi_larb0", "mm_sel", 1),
48*4882a593Smuzhiyun GATE_DISP0(CLK_MM_CMDQ, "mm_cmdq", "mm_sel", 2),
49*4882a593Smuzhiyun GATE_DISP0(CLK_MM_MUTEX, "mm_mutex", "mm_sel", 3),
50*4882a593Smuzhiyun GATE_DISP0(CLK_MM_DISP_COLOR, "mm_disp_color", "mm_sel", 4),
51*4882a593Smuzhiyun GATE_DISP0(CLK_MM_DISP_BLS, "mm_disp_bls", "mm_sel", 5),
52*4882a593Smuzhiyun GATE_DISP0(CLK_MM_DISP_WDMA, "mm_disp_wdma", "mm_sel", 6),
53*4882a593Smuzhiyun GATE_DISP0(CLK_MM_DISP_RDMA, "mm_disp_rdma", "mm_sel", 7),
54*4882a593Smuzhiyun GATE_DISP0(CLK_MM_DISP_OVL, "mm_disp_ovl", "mm_sel", 8),
55*4882a593Smuzhiyun GATE_DISP0(CLK_MM_MDP_TDSHP, "mm_mdp_tdshp", "mm_sel", 9),
56*4882a593Smuzhiyun GATE_DISP0(CLK_MM_MDP_WROT, "mm_mdp_wrot", "mm_sel", 10),
57*4882a593Smuzhiyun GATE_DISP0(CLK_MM_MDP_WDMA, "mm_mdp_wdma", "mm_sel", 11),
58*4882a593Smuzhiyun GATE_DISP0(CLK_MM_MDP_RSZ1, "mm_mdp_rsz1", "mm_sel", 12),
59*4882a593Smuzhiyun GATE_DISP0(CLK_MM_MDP_RSZ0, "mm_mdp_rsz0", "mm_sel", 13),
60*4882a593Smuzhiyun GATE_DISP0(CLK_MM_MDP_RDMA, "mm_mdp_rdma", "mm_sel", 14),
61*4882a593Smuzhiyun GATE_DISP0(CLK_MM_MDP_BLS_26M, "mm_mdp_bls_26m", "pwm_sel", 15),
62*4882a593Smuzhiyun GATE_DISP0(CLK_MM_CAM_MDP, "mm_cam_mdp", "mm_sel", 16),
63*4882a593Smuzhiyun GATE_DISP0(CLK_MM_FAKE_ENG, "mm_fake_eng", "mm_sel", 17),
64*4882a593Smuzhiyun GATE_DISP0(CLK_MM_MUTEX_32K, "mm_mutex_32k", "rtc_sel", 18),
65*4882a593Smuzhiyun GATE_DISP0(CLK_MM_DISP_RDMA1, "mm_disp_rdma1", "mm_sel", 19),
66*4882a593Smuzhiyun GATE_DISP0(CLK_MM_DISP_UFOE, "mm_disp_ufoe", "mm_sel", 20),
67*4882a593Smuzhiyun GATE_DISP1(CLK_MM_DSI_ENGINE, "mm_dsi_eng", "mm_sel", 0),
68*4882a593Smuzhiyun GATE_DISP1(CLK_MM_DSI_DIG, "mm_dsi_dig", "dsi0_lntc_dsi", 1),
69*4882a593Smuzhiyun GATE_DISP1(CLK_MM_DPI_DIGL, "mm_dpi_digl", "dpi0_sel", 2),
70*4882a593Smuzhiyun GATE_DISP1(CLK_MM_DPI_ENGINE, "mm_dpi_eng", "mm_sel", 3),
71*4882a593Smuzhiyun GATE_DISP1(CLK_MM_DPI1_DIGL, "mm_dpi1_digl", "dpi1_sel", 4),
72*4882a593Smuzhiyun GATE_DISP1(CLK_MM_DPI1_ENGINE, "mm_dpi1_eng", "mm_sel", 5),
73*4882a593Smuzhiyun GATE_DISP1(CLK_MM_TVE_OUTPUT, "mm_tve_output", "tve_sel", 6),
74*4882a593Smuzhiyun GATE_DISP1(CLK_MM_TVE_INPUT, "mm_tve_input", "dpi0_sel", 7),
75*4882a593Smuzhiyun GATE_DISP1(CLK_MM_HDMI_PIXEL, "mm_hdmi_pixel", "dpi1_sel", 8),
76*4882a593Smuzhiyun GATE_DISP1(CLK_MM_HDMI_PLL, "mm_hdmi_pll", "hdmi_sel", 9),
77*4882a593Smuzhiyun GATE_DISP1(CLK_MM_HDMI_AUDIO, "mm_hdmi_audio", "apll_sel", 10),
78*4882a593Smuzhiyun GATE_DISP1(CLK_MM_HDMI_SPDIF, "mm_hdmi_spdif", "apll_sel", 11),
79*4882a593Smuzhiyun GATE_DISP1(CLK_MM_TVE_FMM, "mm_tve_fmm", "mm_sel", 14),
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
clk_mt2701_mm_probe(struct platform_device * pdev)82*4882a593Smuzhiyun static int clk_mt2701_mm_probe(struct platform_device *pdev)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun struct device *dev = &pdev->dev;
85*4882a593Smuzhiyun struct device_node *node = dev->parent->of_node;
86*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
87*4882a593Smuzhiyun int r;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_MM_NR);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun mtk_clk_register_gates(node, mm_clks, ARRAY_SIZE(mm_clks),
92*4882a593Smuzhiyun clk_data);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
95*4882a593Smuzhiyun if (r)
96*4882a593Smuzhiyun dev_err(&pdev->dev,
97*4882a593Smuzhiyun "could not register clock provider: %s: %d\n",
98*4882a593Smuzhiyun pdev->name, r);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun return r;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun static struct platform_driver clk_mt2701_mm_drv = {
104*4882a593Smuzhiyun .probe = clk_mt2701_mm_probe,
105*4882a593Smuzhiyun .driver = {
106*4882a593Smuzhiyun .name = "clk-mt2701-mm",
107*4882a593Smuzhiyun },
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun builtin_platform_driver(clk_mt2701_mm_drv);
111