1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014 MediaTek Inc.
4*4882a593Smuzhiyun * Author: Shunli Wang <shunli.wang@mediatek.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include "clk-mtk.h"
11*4882a593Smuzhiyun #include "clk-gate.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <dt-bindings/clock/mt2701-clk.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun static const struct mtk_gate_regs img_cg_regs = {
16*4882a593Smuzhiyun .set_ofs = 0x0004,
17*4882a593Smuzhiyun .clr_ofs = 0x0008,
18*4882a593Smuzhiyun .sta_ofs = 0x0000,
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define GATE_IMG(_id, _name, _parent, _shift) { \
22*4882a593Smuzhiyun .id = _id, \
23*4882a593Smuzhiyun .name = _name, \
24*4882a593Smuzhiyun .parent_name = _parent, \
25*4882a593Smuzhiyun .regs = &img_cg_regs, \
26*4882a593Smuzhiyun .shift = _shift, \
27*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr, \
28*4882a593Smuzhiyun }
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun static const struct mtk_gate img_clks[] = {
31*4882a593Smuzhiyun GATE_IMG(CLK_IMG_SMI_COMM, "img_smi_comm", "mm_sel", 0),
32*4882a593Smuzhiyun GATE_IMG(CLK_IMG_RESZ, "img_resz", "mm_sel", 1),
33*4882a593Smuzhiyun GATE_IMG(CLK_IMG_JPGDEC_SMI, "img_jpgdec_smi", "mm_sel", 5),
34*4882a593Smuzhiyun GATE_IMG(CLK_IMG_JPGDEC, "img_jpgdec", "mm_sel", 6),
35*4882a593Smuzhiyun GATE_IMG(CLK_IMG_VENC_LT, "img_venc_lt", "mm_sel", 8),
36*4882a593Smuzhiyun GATE_IMG(CLK_IMG_VENC, "img_venc", "mm_sel", 9),
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static const struct of_device_id of_match_clk_mt2701_img[] = {
40*4882a593Smuzhiyun { .compatible = "mediatek,mt2701-imgsys", },
41*4882a593Smuzhiyun {}
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
clk_mt2701_img_probe(struct platform_device * pdev)44*4882a593Smuzhiyun static int clk_mt2701_img_probe(struct platform_device *pdev)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
47*4882a593Smuzhiyun int r;
48*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_IMG_NR);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun mtk_clk_register_gates(node, img_clks, ARRAY_SIZE(img_clks),
53*4882a593Smuzhiyun clk_data);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
56*4882a593Smuzhiyun if (r)
57*4882a593Smuzhiyun dev_err(&pdev->dev,
58*4882a593Smuzhiyun "could not register clock provider: %s: %d\n",
59*4882a593Smuzhiyun pdev->name, r);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun return r;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static struct platform_driver clk_mt2701_img_drv = {
65*4882a593Smuzhiyun .probe = clk_mt2701_img_probe,
66*4882a593Smuzhiyun .driver = {
67*4882a593Smuzhiyun .name = "clk-mt2701-img",
68*4882a593Smuzhiyun .of_match_table = of_match_clk_mt2701_img,
69*4882a593Smuzhiyun },
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun builtin_platform_driver(clk_mt2701_img_drv);
73