xref: /OK3568_Linux_fs/kernel/drivers/clk/mediatek/clk-mt2701-bdp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: Shunli Wang <shunli.wang@mediatek.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include "clk-mtk.h"
11*4882a593Smuzhiyun #include "clk-gate.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <dt-bindings/clock/mt2701-clk.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun static const struct mtk_gate_regs bdp0_cg_regs = {
16*4882a593Smuzhiyun 	.set_ofs = 0x0104,
17*4882a593Smuzhiyun 	.clr_ofs = 0x0108,
18*4882a593Smuzhiyun 	.sta_ofs = 0x0100,
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun static const struct mtk_gate_regs bdp1_cg_regs = {
22*4882a593Smuzhiyun 	.set_ofs = 0x0114,
23*4882a593Smuzhiyun 	.clr_ofs = 0x0118,
24*4882a593Smuzhiyun 	.sta_ofs = 0x0110,
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define GATE_BDP0(_id, _name, _parent, _shift) {	\
28*4882a593Smuzhiyun 		.id = _id,				\
29*4882a593Smuzhiyun 		.name = _name,				\
30*4882a593Smuzhiyun 		.parent_name = _parent,			\
31*4882a593Smuzhiyun 		.regs = &bdp0_cg_regs,			\
32*4882a593Smuzhiyun 		.shift = _shift,			\
33*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr_inv,	\
34*4882a593Smuzhiyun 	}
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define GATE_BDP1(_id, _name, _parent, _shift) {	\
37*4882a593Smuzhiyun 		.id = _id,				\
38*4882a593Smuzhiyun 		.name = _name,				\
39*4882a593Smuzhiyun 		.parent_name = _parent,			\
40*4882a593Smuzhiyun 		.regs = &bdp1_cg_regs,			\
41*4882a593Smuzhiyun 		.shift = _shift,			\
42*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr_inv,	\
43*4882a593Smuzhiyun 	}
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun static const struct mtk_gate bdp_clks[] = {
46*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_BRG_BA, "brg_baclk", "mm_sel", 0),
47*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_BRG_DRAM, "brg_dram", "mm_sel", 1),
48*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_LARB_DRAM, "larb_dram", "mm_sel", 2),
49*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_WR_VDI_PXL, "wr_vdi_pxl", "hdmi_0_deep340m", 3),
50*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_WR_VDI_DRAM, "wr_vdi_dram", "mm_sel", 4),
51*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_WR_B, "wr_bclk", "mm_sel", 5),
52*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_DGI_IN, "dgi_in", "dpi1_sel", 6),
53*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_DGI_OUT, "dgi_out", "dpi1_sel", 7),
54*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_FMT_MAST_27, "fmt_mast_27", "dpi1_sel", 8),
55*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_FMT_B, "fmt_bclk", "mm_sel", 9),
56*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_OSD_B, "osd_bclk", "mm_sel", 10),
57*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_OSD_DRAM, "osd_dram", "mm_sel", 11),
58*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_OSD_AGENT, "osd_agent", "osd_sel", 12),
59*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_OSD_PXL, "osd_pxl", "dpi1_sel", 13),
60*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_RLE_B, "rle_bclk", "mm_sel", 14),
61*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_RLE_AGENT, "rle_agent", "mm_sel", 15),
62*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_RLE_DRAM, "rle_dram", "mm_sel", 16),
63*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_F27M, "f27m", "di_sel", 17),
64*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_F27M_VDOUT, "f27m_vdout", "di_sel", 18),
65*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_F27_74_74, "f27_74_74", "di_sel", 19),
66*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_F2FS, "f2fs", "di_sel", 20),
67*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_F2FS74_148, "f2fs74_148", "di_sel", 21),
68*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_FB, "fbclk", "mm_sel", 22),
69*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_VDO_DRAM, "vdo_dram", "mm_sel", 23),
70*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_VDO_2FS, "vdo_2fs", "di_sel", 24),
71*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_VDO_B, "vdo_bclk", "mm_sel", 25),
72*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_WR_DI_PXL, "wr_di_pxl", "di_sel", 26),
73*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_WR_DI_DRAM, "wr_di_dram", "mm_sel", 27),
74*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_WR_DI_B, "wr_di_bclk", "mm_sel", 28),
75*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_NR_PXL, "nr_pxl", "nr_sel", 29),
76*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_NR_DRAM, "nr_dram", "mm_sel", 30),
77*4882a593Smuzhiyun 	GATE_BDP0(CLK_BDP_NR_B, "nr_bclk", "mm_sel", 31),
78*4882a593Smuzhiyun 	GATE_BDP1(CLK_BDP_RX_F, "rx_fclk", "hadds2_fbclk", 0),
79*4882a593Smuzhiyun 	GATE_BDP1(CLK_BDP_RX_X, "rx_xclk", "clk26m", 1),
80*4882a593Smuzhiyun 	GATE_BDP1(CLK_BDP_RXPDT, "rxpdtclk", "hdmi_0_pix340m", 2),
81*4882a593Smuzhiyun 	GATE_BDP1(CLK_BDP_RX_CSCL_N, "rx_cscl_n", "clk26m", 3),
82*4882a593Smuzhiyun 	GATE_BDP1(CLK_BDP_RX_CSCL, "rx_cscl", "clk26m", 4),
83*4882a593Smuzhiyun 	GATE_BDP1(CLK_BDP_RX_DDCSCL_N, "rx_ddcscl_n", "hdmi_scl_rx", 5),
84*4882a593Smuzhiyun 	GATE_BDP1(CLK_BDP_RX_DDCSCL, "rx_ddcscl", "hdmi_scl_rx", 6),
85*4882a593Smuzhiyun 	GATE_BDP1(CLK_BDP_RX_VCO, "rx_vcoclk", "hadds2pll_294m", 7),
86*4882a593Smuzhiyun 	GATE_BDP1(CLK_BDP_RX_DP, "rx_dpclk", "hdmi_0_pll340m", 8),
87*4882a593Smuzhiyun 	GATE_BDP1(CLK_BDP_RX_P, "rx_pclk", "hdmi_0_pll340m", 9),
88*4882a593Smuzhiyun 	GATE_BDP1(CLK_BDP_RX_M, "rx_mclk", "hadds2pll_294m", 10),
89*4882a593Smuzhiyun 	GATE_BDP1(CLK_BDP_RX_PLL, "rx_pllclk", "hdmi_0_pix340m", 11),
90*4882a593Smuzhiyun 	GATE_BDP1(CLK_BDP_BRG_RT_B, "brg_rt_bclk", "mm_sel", 12),
91*4882a593Smuzhiyun 	GATE_BDP1(CLK_BDP_BRG_RT_DRAM, "brg_rt_dram", "mm_sel", 13),
92*4882a593Smuzhiyun 	GATE_BDP1(CLK_BDP_LARBRT_DRAM, "larbrt_dram", "mm_sel", 14),
93*4882a593Smuzhiyun 	GATE_BDP1(CLK_BDP_TMDS_SYN, "tmds_syn", "hdmi_0_pll340m", 15),
94*4882a593Smuzhiyun 	GATE_BDP1(CLK_BDP_HDMI_MON, "hdmi_mon", "hdmi_0_pll340m", 16),
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun static const struct of_device_id of_match_clk_mt2701_bdp[] = {
98*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt2701-bdpsys", },
99*4882a593Smuzhiyun 	{}
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
clk_mt2701_bdp_probe(struct platform_device * pdev)102*4882a593Smuzhiyun static int clk_mt2701_bdp_probe(struct platform_device *pdev)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
105*4882a593Smuzhiyun 	int r;
106*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_BDP_NR);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	mtk_clk_register_gates(node, bdp_clks, ARRAY_SIZE(bdp_clks),
111*4882a593Smuzhiyun 						clk_data);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
114*4882a593Smuzhiyun 	if (r)
115*4882a593Smuzhiyun 		dev_err(&pdev->dev,
116*4882a593Smuzhiyun 			"could not register clock provider: %s: %d\n",
117*4882a593Smuzhiyun 			pdev->name, r);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	return r;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun static struct platform_driver clk_mt2701_bdp_drv = {
123*4882a593Smuzhiyun 	.probe = clk_mt2701_bdp_probe,
124*4882a593Smuzhiyun 	.driver = {
125*4882a593Smuzhiyun 		.name = "clk-mt2701-bdp",
126*4882a593Smuzhiyun 		.of_match_table = of_match_clk_mt2701_bdp,
127*4882a593Smuzhiyun 	},
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun builtin_platform_driver(clk_mt2701_bdp_drv);
131