xref: /OK3568_Linux_fs/kernel/drivers/clk/mediatek/clk-mt2701-aud.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: Ryder Lee <ryder.lee@mediatek.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/of_address.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "clk-mtk.h"
14*4882a593Smuzhiyun #include "clk-gate.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <dt-bindings/clock/mt2701-clk.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define GATE_AUDIO0(_id, _name, _parent, _shift) {	\
19*4882a593Smuzhiyun 		.id = _id,				\
20*4882a593Smuzhiyun 		.name = _name,				\
21*4882a593Smuzhiyun 		.parent_name = _parent,			\
22*4882a593Smuzhiyun 		.regs = &audio0_cg_regs,			\
23*4882a593Smuzhiyun 		.shift = _shift,			\
24*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_no_setclr,	\
25*4882a593Smuzhiyun 	}
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define GATE_AUDIO1(_id, _name, _parent, _shift) {	\
28*4882a593Smuzhiyun 		.id = _id,				\
29*4882a593Smuzhiyun 		.name = _name,				\
30*4882a593Smuzhiyun 		.parent_name = _parent,			\
31*4882a593Smuzhiyun 		.regs = &audio1_cg_regs,			\
32*4882a593Smuzhiyun 		.shift = _shift,			\
33*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_no_setclr,	\
34*4882a593Smuzhiyun 	}
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define GATE_AUDIO2(_id, _name, _parent, _shift) {	\
37*4882a593Smuzhiyun 		.id = _id,				\
38*4882a593Smuzhiyun 		.name = _name,				\
39*4882a593Smuzhiyun 		.parent_name = _parent,			\
40*4882a593Smuzhiyun 		.regs = &audio2_cg_regs,			\
41*4882a593Smuzhiyun 		.shift = _shift,			\
42*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_no_setclr,	\
43*4882a593Smuzhiyun 	}
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define GATE_AUDIO3(_id, _name, _parent, _shift) {	\
46*4882a593Smuzhiyun 		.id = _id,				\
47*4882a593Smuzhiyun 		.name = _name,				\
48*4882a593Smuzhiyun 		.parent_name = _parent,			\
49*4882a593Smuzhiyun 		.regs = &audio3_cg_regs,			\
50*4882a593Smuzhiyun 		.shift = _shift,			\
51*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_no_setclr,	\
52*4882a593Smuzhiyun 	}
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun static const struct mtk_gate_regs audio0_cg_regs = {
55*4882a593Smuzhiyun 	.set_ofs = 0x0,
56*4882a593Smuzhiyun 	.clr_ofs = 0x0,
57*4882a593Smuzhiyun 	.sta_ofs = 0x0,
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static const struct mtk_gate_regs audio1_cg_regs = {
61*4882a593Smuzhiyun 	.set_ofs = 0x10,
62*4882a593Smuzhiyun 	.clr_ofs = 0x10,
63*4882a593Smuzhiyun 	.sta_ofs = 0x10,
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun static const struct mtk_gate_regs audio2_cg_regs = {
67*4882a593Smuzhiyun 	.set_ofs = 0x14,
68*4882a593Smuzhiyun 	.clr_ofs = 0x14,
69*4882a593Smuzhiyun 	.sta_ofs = 0x14,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static const struct mtk_gate_regs audio3_cg_regs = {
73*4882a593Smuzhiyun 	.set_ofs = 0x634,
74*4882a593Smuzhiyun 	.clr_ofs = 0x634,
75*4882a593Smuzhiyun 	.sta_ofs = 0x634,
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun static const struct mtk_gate audio_clks[] = {
79*4882a593Smuzhiyun 	/* AUDIO0 */
80*4882a593Smuzhiyun 	GATE_AUDIO0(CLK_AUD_AFE, "audio_afe", "aud_intbus_sel", 2),
81*4882a593Smuzhiyun 	GATE_AUDIO0(CLK_AUD_HDMI, "audio_hdmi", "audpll_sel", 20),
82*4882a593Smuzhiyun 	GATE_AUDIO0(CLK_AUD_SPDF, "audio_spdf", "audpll_sel", 21),
83*4882a593Smuzhiyun 	GATE_AUDIO0(CLK_AUD_SPDF2, "audio_spdf2", "audpll_sel", 22),
84*4882a593Smuzhiyun 	GATE_AUDIO0(CLK_AUD_APLL, "audio_apll", "audpll_sel", 23),
85*4882a593Smuzhiyun 	/* AUDIO1 */
86*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUD_I2SIN1, "audio_i2sin1", "aud_mux1_sel", 0),
87*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUD_I2SIN2, "audio_i2sin2", "aud_mux1_sel", 1),
88*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUD_I2SIN3, "audio_i2sin3", "aud_mux1_sel", 2),
89*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUD_I2SIN4, "audio_i2sin4", "aud_mux1_sel", 3),
90*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUD_I2SIN5, "audio_i2sin5", "aud_mux1_sel", 4),
91*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUD_I2SIN6, "audio_i2sin6", "aud_mux1_sel", 5),
92*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUD_I2SO1, "audio_i2so1", "aud_mux1_sel", 6),
93*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUD_I2SO2, "audio_i2so2", "aud_mux1_sel", 7),
94*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUD_I2SO3, "audio_i2so3", "aud_mux1_sel", 8),
95*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUD_I2SO4, "audio_i2so4", "aud_mux1_sel", 9),
96*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUD_I2SO5, "audio_i2so5", "aud_mux1_sel", 10),
97*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUD_I2SO6, "audio_i2so6", "aud_mux1_sel", 11),
98*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUD_ASRCI1, "audio_asrci1", "asm_h_sel", 12),
99*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUD_ASRCI2, "audio_asrci2", "asm_h_sel", 13),
100*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUD_ASRCO1, "audio_asrco1", "asm_h_sel", 14),
101*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUD_ASRCO2, "audio_asrco2", "asm_h_sel", 15),
102*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUD_INTDIR, "audio_intdir", "intdir_sel", 20),
103*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUD_A1SYS, "audio_a1sys", "aud_mux1_sel", 21),
104*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUD_A2SYS, "audio_a2sys", "aud_mux2_sel", 22),
105*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUD_AFE_CONN, "audio_afe_conn", "aud_mux1_sel", 23),
106*4882a593Smuzhiyun 	GATE_AUDIO1(CLK_AUD_AFE_MRGIF, "audio_afe_mrgif", "aud_mux1_sel", 25),
107*4882a593Smuzhiyun 	/* AUDIO2 */
108*4882a593Smuzhiyun 	GATE_AUDIO2(CLK_AUD_MMIF_UL1, "audio_ul1", "aud_mux1_sel", 0),
109*4882a593Smuzhiyun 	GATE_AUDIO2(CLK_AUD_MMIF_UL2, "audio_ul2", "aud_mux1_sel", 1),
110*4882a593Smuzhiyun 	GATE_AUDIO2(CLK_AUD_MMIF_UL3, "audio_ul3", "aud_mux1_sel", 2),
111*4882a593Smuzhiyun 	GATE_AUDIO2(CLK_AUD_MMIF_UL4, "audio_ul4", "aud_mux1_sel", 3),
112*4882a593Smuzhiyun 	GATE_AUDIO2(CLK_AUD_MMIF_UL5, "audio_ul5", "aud_mux1_sel", 4),
113*4882a593Smuzhiyun 	GATE_AUDIO2(CLK_AUD_MMIF_UL6, "audio_ul6", "aud_mux1_sel", 5),
114*4882a593Smuzhiyun 	GATE_AUDIO2(CLK_AUD_MMIF_DL1, "audio_dl1", "aud_mux1_sel", 6),
115*4882a593Smuzhiyun 	GATE_AUDIO2(CLK_AUD_MMIF_DL2, "audio_dl2", "aud_mux1_sel", 7),
116*4882a593Smuzhiyun 	GATE_AUDIO2(CLK_AUD_MMIF_DL3, "audio_dl3", "aud_mux1_sel", 8),
117*4882a593Smuzhiyun 	GATE_AUDIO2(CLK_AUD_MMIF_DL4, "audio_dl4", "aud_mux1_sel", 9),
118*4882a593Smuzhiyun 	GATE_AUDIO2(CLK_AUD_MMIF_DL5, "audio_dl5", "aud_mux1_sel", 10),
119*4882a593Smuzhiyun 	GATE_AUDIO2(CLK_AUD_MMIF_DL6, "audio_dl6", "aud_mux1_sel", 11),
120*4882a593Smuzhiyun 	GATE_AUDIO2(CLK_AUD_MMIF_DLMCH, "audio_dlmch", "aud_mux1_sel", 12),
121*4882a593Smuzhiyun 	GATE_AUDIO2(CLK_AUD_MMIF_ARB1, "audio_arb1", "aud_mux1_sel", 13),
122*4882a593Smuzhiyun 	GATE_AUDIO2(CLK_AUD_MMIF_AWB1, "audio_awb", "aud_mux1_sel", 14),
123*4882a593Smuzhiyun 	GATE_AUDIO2(CLK_AUD_MMIF_AWB2, "audio_awb2", "aud_mux1_sel", 15),
124*4882a593Smuzhiyun 	GATE_AUDIO2(CLK_AUD_MMIF_DAI, "audio_dai", "aud_mux1_sel", 16),
125*4882a593Smuzhiyun 	/* AUDIO3 */
126*4882a593Smuzhiyun 	GATE_AUDIO3(CLK_AUD_ASRCI3, "audio_asrci3", "asm_h_sel", 2),
127*4882a593Smuzhiyun 	GATE_AUDIO3(CLK_AUD_ASRCI4, "audio_asrci4", "asm_h_sel", 3),
128*4882a593Smuzhiyun 	GATE_AUDIO3(CLK_AUD_ASRCI5, "audio_asrci5", "asm_h_sel", 4),
129*4882a593Smuzhiyun 	GATE_AUDIO3(CLK_AUD_ASRCI6, "audio_asrci6", "asm_h_sel", 5),
130*4882a593Smuzhiyun 	GATE_AUDIO3(CLK_AUD_ASRCO3, "audio_asrco3", "asm_h_sel", 6),
131*4882a593Smuzhiyun 	GATE_AUDIO3(CLK_AUD_ASRCO4, "audio_asrco4", "asm_h_sel", 7),
132*4882a593Smuzhiyun 	GATE_AUDIO3(CLK_AUD_ASRCO5, "audio_asrco5", "asm_h_sel", 8),
133*4882a593Smuzhiyun 	GATE_AUDIO3(CLK_AUD_ASRCO6, "audio_asrco6", "asm_h_sel", 9),
134*4882a593Smuzhiyun 	GATE_AUDIO3(CLK_AUD_MEM_ASRC1, "audio_mem_asrc1", "asm_h_sel", 10),
135*4882a593Smuzhiyun 	GATE_AUDIO3(CLK_AUD_MEM_ASRC2, "audio_mem_asrc2", "asm_h_sel", 11),
136*4882a593Smuzhiyun 	GATE_AUDIO3(CLK_AUD_MEM_ASRC3, "audio_mem_asrc3", "asm_h_sel", 12),
137*4882a593Smuzhiyun 	GATE_AUDIO3(CLK_AUD_MEM_ASRC4, "audio_mem_asrc4", "asm_h_sel", 13),
138*4882a593Smuzhiyun 	GATE_AUDIO3(CLK_AUD_MEM_ASRC5, "audio_mem_asrc5", "asm_h_sel", 14),
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun static const struct of_device_id of_match_clk_mt2701_aud[] = {
142*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt2701-audsys", },
143*4882a593Smuzhiyun 	{}
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
clk_mt2701_aud_probe(struct platform_device * pdev)146*4882a593Smuzhiyun static int clk_mt2701_aud_probe(struct platform_device *pdev)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
149*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
150*4882a593Smuzhiyun 	int r;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_AUD_NR);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	mtk_clk_register_gates(node, audio_clks, ARRAY_SIZE(audio_clks),
155*4882a593Smuzhiyun 			       clk_data);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
158*4882a593Smuzhiyun 	if (r) {
159*4882a593Smuzhiyun 		dev_err(&pdev->dev,
160*4882a593Smuzhiyun 			"could not register clock provider: %s: %d\n",
161*4882a593Smuzhiyun 			pdev->name, r);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 		goto err_clk_provider;
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	r = devm_of_platform_populate(&pdev->dev);
167*4882a593Smuzhiyun 	if (r)
168*4882a593Smuzhiyun 		goto err_plat_populate;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	return 0;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun err_plat_populate:
173*4882a593Smuzhiyun 	of_clk_del_provider(node);
174*4882a593Smuzhiyun err_clk_provider:
175*4882a593Smuzhiyun 	return r;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun static struct platform_driver clk_mt2701_aud_drv = {
179*4882a593Smuzhiyun 	.probe = clk_mt2701_aud_probe,
180*4882a593Smuzhiyun 	.driver = {
181*4882a593Smuzhiyun 		.name = "clk-mt2701-aud",
182*4882a593Smuzhiyun 		.of_match_table = of_match_clk_mt2701_aud,
183*4882a593Smuzhiyun 	},
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun builtin_platform_driver(clk_mt2701_aud_drv);
187