xref: /OK3568_Linux_fs/kernel/drivers/clk/keystone/syscon-clk.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2020 Texas Instruments Incorporated - https://www.ti.com/
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/regmap.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun struct ti_syscon_gate_clk_priv {
13*4882a593Smuzhiyun 	struct clk_hw hw;
14*4882a593Smuzhiyun 	struct regmap *regmap;
15*4882a593Smuzhiyun 	u32 reg;
16*4882a593Smuzhiyun 	u32 idx;
17*4882a593Smuzhiyun };
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun struct ti_syscon_gate_clk_data {
20*4882a593Smuzhiyun 	char *name;
21*4882a593Smuzhiyun 	u32 offset;
22*4882a593Smuzhiyun 	u32 bit_idx;
23*4882a593Smuzhiyun };
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun static struct
to_ti_syscon_gate_clk_priv(struct clk_hw * hw)26*4882a593Smuzhiyun ti_syscon_gate_clk_priv *to_ti_syscon_gate_clk_priv(struct clk_hw *hw)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	return container_of(hw, struct ti_syscon_gate_clk_priv, hw);
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun 
ti_syscon_gate_clk_enable(struct clk_hw * hw)31*4882a593Smuzhiyun static int ti_syscon_gate_clk_enable(struct clk_hw *hw)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	struct ti_syscon_gate_clk_priv *priv = to_ti_syscon_gate_clk_priv(hw);
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	return regmap_write_bits(priv->regmap, priv->reg, priv->idx,
36*4882a593Smuzhiyun 				 priv->idx);
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun 
ti_syscon_gate_clk_disable(struct clk_hw * hw)39*4882a593Smuzhiyun static void ti_syscon_gate_clk_disable(struct clk_hw *hw)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	struct ti_syscon_gate_clk_priv *priv = to_ti_syscon_gate_clk_priv(hw);
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	regmap_write_bits(priv->regmap, priv->reg, priv->idx, 0);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun 
ti_syscon_gate_clk_is_enabled(struct clk_hw * hw)46*4882a593Smuzhiyun static int ti_syscon_gate_clk_is_enabled(struct clk_hw *hw)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun 	unsigned int val;
49*4882a593Smuzhiyun 	struct ti_syscon_gate_clk_priv *priv = to_ti_syscon_gate_clk_priv(hw);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	regmap_read(priv->regmap, priv->reg, &val);
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	return !!(val & priv->idx);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun static const struct clk_ops ti_syscon_gate_clk_ops = {
57*4882a593Smuzhiyun 	.enable		= ti_syscon_gate_clk_enable,
58*4882a593Smuzhiyun 	.disable	= ti_syscon_gate_clk_disable,
59*4882a593Smuzhiyun 	.is_enabled	= ti_syscon_gate_clk_is_enabled,
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun static struct clk_hw
ti_syscon_gate_clk_register(struct device * dev,struct regmap * regmap,const struct ti_syscon_gate_clk_data * data)63*4882a593Smuzhiyun *ti_syscon_gate_clk_register(struct device *dev, struct regmap *regmap,
64*4882a593Smuzhiyun 			     const struct ti_syscon_gate_clk_data *data)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	struct ti_syscon_gate_clk_priv *priv;
67*4882a593Smuzhiyun 	struct clk_init_data init;
68*4882a593Smuzhiyun 	int ret;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
71*4882a593Smuzhiyun 	if (!priv)
72*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	init.name = data->name;
75*4882a593Smuzhiyun 	init.ops = &ti_syscon_gate_clk_ops;
76*4882a593Smuzhiyun 	init.parent_names = NULL;
77*4882a593Smuzhiyun 	init.num_parents = 0;
78*4882a593Smuzhiyun 	init.flags = 0;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	priv->regmap = regmap;
81*4882a593Smuzhiyun 	priv->reg = data->offset;
82*4882a593Smuzhiyun 	priv->idx = BIT(data->bit_idx);
83*4882a593Smuzhiyun 	priv->hw.init = &init;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	ret = devm_clk_hw_register(dev, &priv->hw);
86*4882a593Smuzhiyun 	if (ret)
87*4882a593Smuzhiyun 		return ERR_PTR(ret);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	return &priv->hw;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
ti_syscon_gate_clk_probe(struct platform_device * pdev)92*4882a593Smuzhiyun static int ti_syscon_gate_clk_probe(struct platform_device *pdev)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	const struct ti_syscon_gate_clk_data *data, *p;
95*4882a593Smuzhiyun 	struct clk_hw_onecell_data *hw_data;
96*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
97*4882a593Smuzhiyun 	struct regmap *regmap;
98*4882a593Smuzhiyun 	int num_clks, i;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	data = device_get_match_data(dev);
101*4882a593Smuzhiyun 	if (!data)
102*4882a593Smuzhiyun 		return -EINVAL;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	regmap = syscon_node_to_regmap(dev->of_node);
105*4882a593Smuzhiyun 	if (IS_ERR(regmap)) {
106*4882a593Smuzhiyun 		if (PTR_ERR(regmap) == -EPROBE_DEFER)
107*4882a593Smuzhiyun 			return -EPROBE_DEFER;
108*4882a593Smuzhiyun 		dev_err(dev, "failed to find parent regmap\n");
109*4882a593Smuzhiyun 		return PTR_ERR(regmap);
110*4882a593Smuzhiyun 	}
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	num_clks = 0;
113*4882a593Smuzhiyun 	for (p = data; p->name; p++)
114*4882a593Smuzhiyun 		num_clks++;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	hw_data = devm_kzalloc(dev, struct_size(hw_data, hws, num_clks),
117*4882a593Smuzhiyun 			       GFP_KERNEL);
118*4882a593Smuzhiyun 	if (!hw_data)
119*4882a593Smuzhiyun 		return -ENOMEM;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	hw_data->num = num_clks;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	for (i = 0; i < num_clks; i++) {
124*4882a593Smuzhiyun 		hw_data->hws[i] = ti_syscon_gate_clk_register(dev, regmap,
125*4882a593Smuzhiyun 							      &data[i]);
126*4882a593Smuzhiyun 		if (IS_ERR(hw_data->hws[i]))
127*4882a593Smuzhiyun 			dev_warn(dev, "failed to register %s\n",
128*4882a593Smuzhiyun 				 data[i].name);
129*4882a593Smuzhiyun 	}
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	return devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get,
132*4882a593Smuzhiyun 					   hw_data);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define TI_SYSCON_CLK_GATE(_name, _offset, _bit_idx)	\
136*4882a593Smuzhiyun 	{						\
137*4882a593Smuzhiyun 		.name = _name,				\
138*4882a593Smuzhiyun 		.offset = (_offset),			\
139*4882a593Smuzhiyun 		.bit_idx = (_bit_idx),			\
140*4882a593Smuzhiyun 	}
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun static const struct ti_syscon_gate_clk_data am654_clk_data[] = {
143*4882a593Smuzhiyun 	TI_SYSCON_CLK_GATE("ehrpwm_tbclk0", 0x0, 0),
144*4882a593Smuzhiyun 	TI_SYSCON_CLK_GATE("ehrpwm_tbclk1", 0x4, 0),
145*4882a593Smuzhiyun 	TI_SYSCON_CLK_GATE("ehrpwm_tbclk2", 0x8, 0),
146*4882a593Smuzhiyun 	TI_SYSCON_CLK_GATE("ehrpwm_tbclk3", 0xc, 0),
147*4882a593Smuzhiyun 	TI_SYSCON_CLK_GATE("ehrpwm_tbclk4", 0x10, 0),
148*4882a593Smuzhiyun 	TI_SYSCON_CLK_GATE("ehrpwm_tbclk5", 0x14, 0),
149*4882a593Smuzhiyun 	{ /* Sentinel */ },
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun static const struct of_device_id ti_syscon_gate_clk_ids[] = {
153*4882a593Smuzhiyun 	{
154*4882a593Smuzhiyun 		.compatible = "ti,am654-ehrpwm-tbclk",
155*4882a593Smuzhiyun 		.data = &am654_clk_data,
156*4882a593Smuzhiyun 	},
157*4882a593Smuzhiyun 	{ }
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ti_syscon_gate_clk_ids);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun static struct platform_driver ti_syscon_gate_clk_driver = {
162*4882a593Smuzhiyun 	.probe = ti_syscon_gate_clk_probe,
163*4882a593Smuzhiyun 	.driver = {
164*4882a593Smuzhiyun 		.name = "ti-syscon-gate-clk",
165*4882a593Smuzhiyun 		.of_match_table = ti_syscon_gate_clk_ids,
166*4882a593Smuzhiyun 	},
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun module_platform_driver(ti_syscon_gate_clk_driver);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun MODULE_AUTHOR("Vignesh Raghavendra <vigneshr@ti.com>");
171*4882a593Smuzhiyun MODULE_DESCRIPTION("Syscon backed gate-clock driver");
172*4882a593Smuzhiyun MODULE_LICENSE("GPL");
173