xref: /OK3568_Linux_fs/kernel/drivers/clk/ingenic/x1830-cgu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * X1830 SoC CGU driver
4*4882a593Smuzhiyun  * Copyright (c) 2019 周琰杰 (Zhou Yanjie) <zhouyanjie@wanyeetech.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <dt-bindings/clock/x1830-cgu.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "cgu.h"
15*4882a593Smuzhiyun #include "pm.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* CGU register offsets */
18*4882a593Smuzhiyun #define CGU_REG_CPCCR		0x00
19*4882a593Smuzhiyun #define CGU_REG_CPPCR		0x0c
20*4882a593Smuzhiyun #define CGU_REG_APLL		0x10
21*4882a593Smuzhiyun #define CGU_REG_MPLL		0x14
22*4882a593Smuzhiyun #define CGU_REG_CLKGR0		0x20
23*4882a593Smuzhiyun #define CGU_REG_OPCR		0x24
24*4882a593Smuzhiyun #define CGU_REG_CLKGR1		0x28
25*4882a593Smuzhiyun #define CGU_REG_DDRCDR		0x2c
26*4882a593Smuzhiyun #define CGU_REG_USBPCR		0x3c
27*4882a593Smuzhiyun #define CGU_REG_USBRDT		0x40
28*4882a593Smuzhiyun #define CGU_REG_USBVBFIL	0x44
29*4882a593Smuzhiyun #define CGU_REG_USBPCR1		0x48
30*4882a593Smuzhiyun #define CGU_REG_MACCDR		0x54
31*4882a593Smuzhiyun #define CGU_REG_EPLL		0x58
32*4882a593Smuzhiyun #define CGU_REG_I2SCDR		0x60
33*4882a593Smuzhiyun #define CGU_REG_LPCDR		0x64
34*4882a593Smuzhiyun #define CGU_REG_MSC0CDR		0x68
35*4882a593Smuzhiyun #define CGU_REG_I2SCDR1		0x70
36*4882a593Smuzhiyun #define CGU_REG_SSICDR		0x74
37*4882a593Smuzhiyun #define CGU_REG_CIMCDR		0x7c
38*4882a593Smuzhiyun #define CGU_REG_MSC1CDR		0xa4
39*4882a593Smuzhiyun #define CGU_REG_CMP_INTR	0xb0
40*4882a593Smuzhiyun #define CGU_REG_CMP_INTRE	0xb4
41*4882a593Smuzhiyun #define CGU_REG_DRCG		0xd0
42*4882a593Smuzhiyun #define CGU_REG_CPCSR		0xd4
43*4882a593Smuzhiyun #define CGU_REG_VPLL		0xe0
44*4882a593Smuzhiyun #define CGU_REG_MACPHYC		0xe8
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* bits within the OPCR register */
47*4882a593Smuzhiyun #define OPCR_GATE_USBPHYCLK	BIT(23)
48*4882a593Smuzhiyun #define OPCR_SPENDN0		BIT(7)
49*4882a593Smuzhiyun #define OPCR_SPENDN1		BIT(6)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /* bits within the USBPCR register */
52*4882a593Smuzhiyun #define USBPCR_SIDDQ		BIT(21)
53*4882a593Smuzhiyun #define USBPCR_OTG_DISABLE	BIT(20)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun static struct ingenic_cgu *cgu;
56*4882a593Smuzhiyun 
x1830_usb_phy_enable(struct clk_hw * hw)57*4882a593Smuzhiyun static int x1830_usb_phy_enable(struct clk_hw *hw)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	void __iomem *reg_opcr		= cgu->base + CGU_REG_OPCR;
60*4882a593Smuzhiyun 	void __iomem *reg_usbpcr	= cgu->base + CGU_REG_USBPCR;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	writel((readl(reg_opcr) | OPCR_SPENDN0) & ~OPCR_GATE_USBPHYCLK, reg_opcr);
63*4882a593Smuzhiyun 	writel(readl(reg_usbpcr) & ~USBPCR_OTG_DISABLE & ~USBPCR_SIDDQ, reg_usbpcr);
64*4882a593Smuzhiyun 	return 0;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
x1830_usb_phy_disable(struct clk_hw * hw)67*4882a593Smuzhiyun static void x1830_usb_phy_disable(struct clk_hw *hw)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	void __iomem *reg_opcr		= cgu->base + CGU_REG_OPCR;
70*4882a593Smuzhiyun 	void __iomem *reg_usbpcr	= cgu->base + CGU_REG_USBPCR;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	writel((readl(reg_opcr) & ~OPCR_SPENDN0) | OPCR_GATE_USBPHYCLK, reg_opcr);
73*4882a593Smuzhiyun 	writel(readl(reg_usbpcr) | USBPCR_OTG_DISABLE | USBPCR_SIDDQ, reg_usbpcr);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
x1830_usb_phy_is_enabled(struct clk_hw * hw)76*4882a593Smuzhiyun static int x1830_usb_phy_is_enabled(struct clk_hw *hw)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	void __iomem *reg_opcr		= cgu->base + CGU_REG_OPCR;
79*4882a593Smuzhiyun 	void __iomem *reg_usbpcr	= cgu->base + CGU_REG_USBPCR;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	return (readl(reg_opcr) & OPCR_SPENDN0) &&
82*4882a593Smuzhiyun 		!(readl(reg_usbpcr) & USBPCR_SIDDQ) &&
83*4882a593Smuzhiyun 		!(readl(reg_usbpcr) & USBPCR_OTG_DISABLE);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static const struct clk_ops x1830_otg_phy_ops = {
87*4882a593Smuzhiyun 	.enable		= x1830_usb_phy_enable,
88*4882a593Smuzhiyun 	.disable	= x1830_usb_phy_disable,
89*4882a593Smuzhiyun 	.is_enabled	= x1830_usb_phy_is_enabled,
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static const s8 pll_od_encoding[64] = {
93*4882a593Smuzhiyun 	0x0, 0x1,  -1, 0x2,  -1,  -1,  -1, 0x3,
94*4882a593Smuzhiyun 	 -1,  -1,  -1,  -1,  -1,  -1,  -1, 0x4,
95*4882a593Smuzhiyun 	 -1,  -1,  -1,  -1,  -1,  -1,  -1,  -1,
96*4882a593Smuzhiyun 	 -1,  -1,  -1,  -1,  -1,  -1,  -1, 0x5,
97*4882a593Smuzhiyun 	 -1,  -1,  -1,  -1,  -1,  -1,  -1,  -1,
98*4882a593Smuzhiyun 	 -1,  -1,  -1,  -1,  -1,  -1,  -1,  -1,
99*4882a593Smuzhiyun 	 -1,  -1,  -1,  -1,  -1,  -1,  -1,  -1,
100*4882a593Smuzhiyun 	 -1,  -1,  -1,  -1,  -1,  -1,  -1, 0x6,
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static const struct ingenic_cgu_clk_info x1830_cgu_clocks[] = {
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	/* External clocks */
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	[X1830_CLK_EXCLK] = { "ext", CGU_CLK_EXT },
108*4882a593Smuzhiyun 	[X1830_CLK_RTCLK] = { "rtc", CGU_CLK_EXT },
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/* PLLs */
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	[X1830_CLK_APLL] = {
113*4882a593Smuzhiyun 		"apll", CGU_CLK_PLL,
114*4882a593Smuzhiyun 		.parents = { X1830_CLK_EXCLK, -1, -1, -1 },
115*4882a593Smuzhiyun 		.pll = {
116*4882a593Smuzhiyun 			.reg = CGU_REG_APLL,
117*4882a593Smuzhiyun 			.rate_multiplier = 2,
118*4882a593Smuzhiyun 			.m_shift = 20,
119*4882a593Smuzhiyun 			.m_bits = 9,
120*4882a593Smuzhiyun 			.m_offset = 1,
121*4882a593Smuzhiyun 			.n_shift = 14,
122*4882a593Smuzhiyun 			.n_bits = 6,
123*4882a593Smuzhiyun 			.n_offset = 1,
124*4882a593Smuzhiyun 			.od_shift = 11,
125*4882a593Smuzhiyun 			.od_bits = 3,
126*4882a593Smuzhiyun 			.od_max = 64,
127*4882a593Smuzhiyun 			.od_encoding = pll_od_encoding,
128*4882a593Smuzhiyun 			.bypass_reg = CGU_REG_CPPCR,
129*4882a593Smuzhiyun 			.bypass_bit = 30,
130*4882a593Smuzhiyun 			.enable_bit = 0,
131*4882a593Smuzhiyun 			.stable_bit = 3,
132*4882a593Smuzhiyun 		},
133*4882a593Smuzhiyun 	},
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	[X1830_CLK_MPLL] = {
136*4882a593Smuzhiyun 		"mpll", CGU_CLK_PLL,
137*4882a593Smuzhiyun 		.parents = { X1830_CLK_EXCLK, -1, -1, -1 },
138*4882a593Smuzhiyun 		.pll = {
139*4882a593Smuzhiyun 			.reg = CGU_REG_MPLL,
140*4882a593Smuzhiyun 			.rate_multiplier = 2,
141*4882a593Smuzhiyun 			.m_shift = 20,
142*4882a593Smuzhiyun 			.m_bits = 9,
143*4882a593Smuzhiyun 			.m_offset = 1,
144*4882a593Smuzhiyun 			.n_shift = 14,
145*4882a593Smuzhiyun 			.n_bits = 6,
146*4882a593Smuzhiyun 			.n_offset = 1,
147*4882a593Smuzhiyun 			.od_shift = 11,
148*4882a593Smuzhiyun 			.od_bits = 3,
149*4882a593Smuzhiyun 			.od_max = 64,
150*4882a593Smuzhiyun 			.od_encoding = pll_od_encoding,
151*4882a593Smuzhiyun 			.bypass_reg = CGU_REG_CPPCR,
152*4882a593Smuzhiyun 			.bypass_bit = 28,
153*4882a593Smuzhiyun 			.enable_bit = 0,
154*4882a593Smuzhiyun 			.stable_bit = 3,
155*4882a593Smuzhiyun 		},
156*4882a593Smuzhiyun 	},
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	[X1830_CLK_EPLL] = {
159*4882a593Smuzhiyun 		"epll", CGU_CLK_PLL,
160*4882a593Smuzhiyun 		.parents = { X1830_CLK_EXCLK, -1, -1, -1 },
161*4882a593Smuzhiyun 		.pll = {
162*4882a593Smuzhiyun 			.reg = CGU_REG_EPLL,
163*4882a593Smuzhiyun 			.rate_multiplier = 2,
164*4882a593Smuzhiyun 			.m_shift = 20,
165*4882a593Smuzhiyun 			.m_bits = 9,
166*4882a593Smuzhiyun 			.m_offset = 1,
167*4882a593Smuzhiyun 			.n_shift = 14,
168*4882a593Smuzhiyun 			.n_bits = 6,
169*4882a593Smuzhiyun 			.n_offset = 1,
170*4882a593Smuzhiyun 			.od_shift = 11,
171*4882a593Smuzhiyun 			.od_bits = 3,
172*4882a593Smuzhiyun 			.od_max = 64,
173*4882a593Smuzhiyun 			.od_encoding = pll_od_encoding,
174*4882a593Smuzhiyun 			.bypass_reg = CGU_REG_CPPCR,
175*4882a593Smuzhiyun 			.bypass_bit = 24,
176*4882a593Smuzhiyun 			.enable_bit = 0,
177*4882a593Smuzhiyun 			.stable_bit = 3,
178*4882a593Smuzhiyun 		},
179*4882a593Smuzhiyun 	},
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	[X1830_CLK_VPLL] = {
182*4882a593Smuzhiyun 		"vpll", CGU_CLK_PLL,
183*4882a593Smuzhiyun 		.parents = { X1830_CLK_EXCLK, -1, -1, -1 },
184*4882a593Smuzhiyun 		.pll = {
185*4882a593Smuzhiyun 			.reg = CGU_REG_VPLL,
186*4882a593Smuzhiyun 			.rate_multiplier = 2,
187*4882a593Smuzhiyun 			.m_shift = 20,
188*4882a593Smuzhiyun 			.m_bits = 9,
189*4882a593Smuzhiyun 			.m_offset = 1,
190*4882a593Smuzhiyun 			.n_shift = 14,
191*4882a593Smuzhiyun 			.n_bits = 6,
192*4882a593Smuzhiyun 			.n_offset = 1,
193*4882a593Smuzhiyun 			.od_shift = 11,
194*4882a593Smuzhiyun 			.od_bits = 3,
195*4882a593Smuzhiyun 			.od_max = 64,
196*4882a593Smuzhiyun 			.od_encoding = pll_od_encoding,
197*4882a593Smuzhiyun 			.bypass_reg = CGU_REG_CPPCR,
198*4882a593Smuzhiyun 			.bypass_bit = 26,
199*4882a593Smuzhiyun 			.enable_bit = 0,
200*4882a593Smuzhiyun 			.stable_bit = 3,
201*4882a593Smuzhiyun 		},
202*4882a593Smuzhiyun 	},
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	/* Custom (SoC-specific) OTG PHY */
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	[X1830_CLK_OTGPHY] = {
207*4882a593Smuzhiyun 		"otg_phy", CGU_CLK_CUSTOM,
208*4882a593Smuzhiyun 		.parents = { X1830_CLK_EXCLK, -1, -1, -1 },
209*4882a593Smuzhiyun 		.custom = { &x1830_otg_phy_ops },
210*4882a593Smuzhiyun 	},
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	/* Muxes & dividers */
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	[X1830_CLK_SCLKA] = {
215*4882a593Smuzhiyun 		"sclk_a", CGU_CLK_MUX,
216*4882a593Smuzhiyun 		.parents = { -1, X1830_CLK_EXCLK, X1830_CLK_APLL, -1 },
217*4882a593Smuzhiyun 		.mux = { CGU_REG_CPCCR, 30, 2 },
218*4882a593Smuzhiyun 	},
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	[X1830_CLK_CPUMUX] = {
221*4882a593Smuzhiyun 		"cpu_mux", CGU_CLK_MUX,
222*4882a593Smuzhiyun 		.parents = { -1, X1830_CLK_SCLKA, X1830_CLK_MPLL, -1 },
223*4882a593Smuzhiyun 		.mux = { CGU_REG_CPCCR, 28, 2 },
224*4882a593Smuzhiyun 	},
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	[X1830_CLK_CPU] = {
227*4882a593Smuzhiyun 		"cpu", CGU_CLK_DIV | CGU_CLK_GATE,
228*4882a593Smuzhiyun 		.parents = { X1830_CLK_CPUMUX, -1, -1, -1 },
229*4882a593Smuzhiyun 		.div = { CGU_REG_CPCCR, 0, 1, 4, 22, -1, -1 },
230*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR1, 15 },
231*4882a593Smuzhiyun 	},
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	[X1830_CLK_L2CACHE] = {
234*4882a593Smuzhiyun 		"l2cache", CGU_CLK_DIV,
235*4882a593Smuzhiyun 		.parents = { X1830_CLK_CPUMUX, -1, -1, -1 },
236*4882a593Smuzhiyun 		.div = { CGU_REG_CPCCR, 4, 1, 4, 22, -1, -1 },
237*4882a593Smuzhiyun 	},
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	[X1830_CLK_AHB0] = {
240*4882a593Smuzhiyun 		"ahb0", CGU_CLK_MUX | CGU_CLK_DIV,
241*4882a593Smuzhiyun 		.parents = { -1, X1830_CLK_SCLKA, X1830_CLK_MPLL, -1 },
242*4882a593Smuzhiyun 		.mux = { CGU_REG_CPCCR, 26, 2 },
243*4882a593Smuzhiyun 		.div = { CGU_REG_CPCCR, 8, 1, 4, 21, -1, -1 },
244*4882a593Smuzhiyun 	},
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	[X1830_CLK_AHB2PMUX] = {
247*4882a593Smuzhiyun 		"ahb2_apb_mux", CGU_CLK_MUX,
248*4882a593Smuzhiyun 		.parents = { -1, X1830_CLK_SCLKA, X1830_CLK_MPLL, -1 },
249*4882a593Smuzhiyun 		.mux = { CGU_REG_CPCCR, 24, 2 },
250*4882a593Smuzhiyun 	},
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	[X1830_CLK_AHB2] = {
253*4882a593Smuzhiyun 		"ahb2", CGU_CLK_DIV,
254*4882a593Smuzhiyun 		.parents = { X1830_CLK_AHB2PMUX, -1, -1, -1 },
255*4882a593Smuzhiyun 		.div = { CGU_REG_CPCCR, 12, 1, 4, 20, -1, -1 },
256*4882a593Smuzhiyun 	},
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	[X1830_CLK_PCLK] = {
259*4882a593Smuzhiyun 		"pclk", CGU_CLK_DIV | CGU_CLK_GATE,
260*4882a593Smuzhiyun 		.parents = { X1830_CLK_AHB2PMUX, -1, -1, -1 },
261*4882a593Smuzhiyun 		.div = { CGU_REG_CPCCR, 16, 1, 4, 20, -1, -1 },
262*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR1, 14 },
263*4882a593Smuzhiyun 	},
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	[X1830_CLK_DDR] = {
266*4882a593Smuzhiyun 		"ddr", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
267*4882a593Smuzhiyun 		.parents = { -1, X1830_CLK_SCLKA, X1830_CLK_MPLL, -1 },
268*4882a593Smuzhiyun 		.mux = { CGU_REG_DDRCDR, 30, 2 },
269*4882a593Smuzhiyun 		.div = { CGU_REG_DDRCDR, 0, 1, 4, 29, 28, 27 },
270*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR0, 31 },
271*4882a593Smuzhiyun 	},
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	[X1830_CLK_MAC] = {
274*4882a593Smuzhiyun 		"mac", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
275*4882a593Smuzhiyun 		.parents = { X1830_CLK_SCLKA, X1830_CLK_MPLL,
276*4882a593Smuzhiyun 					 X1830_CLK_VPLL, X1830_CLK_EPLL },
277*4882a593Smuzhiyun 		.mux = { CGU_REG_MACCDR, 30, 2 },
278*4882a593Smuzhiyun 		.div = { CGU_REG_MACCDR, 0, 1, 8, 29, 28, 27 },
279*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR1, 4 },
280*4882a593Smuzhiyun 	},
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	[X1830_CLK_LCD] = {
283*4882a593Smuzhiyun 		"lcd", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
284*4882a593Smuzhiyun 		.parents = { X1830_CLK_SCLKA, X1830_CLK_MPLL,
285*4882a593Smuzhiyun 					 X1830_CLK_VPLL, X1830_CLK_EPLL },
286*4882a593Smuzhiyun 		.mux = { CGU_REG_LPCDR, 30, 2 },
287*4882a593Smuzhiyun 		.div = { CGU_REG_LPCDR, 0, 1, 8, 28, 27, 26 },
288*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR1, 9 },
289*4882a593Smuzhiyun 	},
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	[X1830_CLK_MSCMUX] = {
292*4882a593Smuzhiyun 		"msc_mux", CGU_CLK_MUX,
293*4882a593Smuzhiyun 		.parents = { X1830_CLK_SCLKA, X1830_CLK_MPLL,
294*4882a593Smuzhiyun 					 X1830_CLK_VPLL, X1830_CLK_EPLL },
295*4882a593Smuzhiyun 		.mux = { CGU_REG_MSC0CDR, 30, 2 },
296*4882a593Smuzhiyun 	},
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	[X1830_CLK_MSC0] = {
299*4882a593Smuzhiyun 		"msc0", CGU_CLK_DIV | CGU_CLK_GATE,
300*4882a593Smuzhiyun 		.parents = { X1830_CLK_MSCMUX, -1, -1, -1 },
301*4882a593Smuzhiyun 		.div = { CGU_REG_MSC0CDR, 0, 2, 8, 29, 28, 27 },
302*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR0, 4 },
303*4882a593Smuzhiyun 	},
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	[X1830_CLK_MSC1] = {
306*4882a593Smuzhiyun 		"msc1", CGU_CLK_DIV | CGU_CLK_GATE,
307*4882a593Smuzhiyun 		.parents = { X1830_CLK_MSCMUX, -1, -1, -1 },
308*4882a593Smuzhiyun 		.div = { CGU_REG_MSC1CDR, 0, 2, 8, 29, 28, 27 },
309*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR0, 5 },
310*4882a593Smuzhiyun 	},
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	[X1830_CLK_SSIPLL] = {
313*4882a593Smuzhiyun 		"ssi_pll", CGU_CLK_MUX | CGU_CLK_DIV,
314*4882a593Smuzhiyun 		.parents = { X1830_CLK_SCLKA, X1830_CLK_MPLL,
315*4882a593Smuzhiyun 					 X1830_CLK_VPLL, X1830_CLK_EPLL },
316*4882a593Smuzhiyun 		.mux = { CGU_REG_SSICDR, 30, 2 },
317*4882a593Smuzhiyun 		.div = { CGU_REG_SSICDR, 0, 1, 8, 28, 27, 26 },
318*4882a593Smuzhiyun 	},
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	[X1830_CLK_SSIPLL_DIV2] = {
321*4882a593Smuzhiyun 		"ssi_pll_div2", CGU_CLK_FIXDIV,
322*4882a593Smuzhiyun 		.parents = { X1830_CLK_SSIPLL },
323*4882a593Smuzhiyun 		.fixdiv = { 2 },
324*4882a593Smuzhiyun 	},
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	[X1830_CLK_SSIMUX] = {
327*4882a593Smuzhiyun 		"ssi_mux", CGU_CLK_MUX,
328*4882a593Smuzhiyun 		.parents = { X1830_CLK_EXCLK, X1830_CLK_SSIPLL_DIV2, -1, -1 },
329*4882a593Smuzhiyun 		.mux = { CGU_REG_SSICDR, 29, 1 },
330*4882a593Smuzhiyun 	},
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	[X1830_CLK_EXCLK_DIV512] = {
333*4882a593Smuzhiyun 		"exclk_div512", CGU_CLK_FIXDIV,
334*4882a593Smuzhiyun 		.parents = { X1830_CLK_EXCLK },
335*4882a593Smuzhiyun 		.fixdiv = { 512 },
336*4882a593Smuzhiyun 	},
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	[X1830_CLK_RTC] = {
339*4882a593Smuzhiyun 		"rtc_ercs", CGU_CLK_MUX | CGU_CLK_GATE,
340*4882a593Smuzhiyun 		.parents = { X1830_CLK_EXCLK_DIV512, X1830_CLK_RTCLK },
341*4882a593Smuzhiyun 		.mux = { CGU_REG_OPCR, 2, 1},
342*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR0, 29 },
343*4882a593Smuzhiyun 	},
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	/* Gate-only clocks */
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	[X1830_CLK_EMC] = {
348*4882a593Smuzhiyun 		"emc", CGU_CLK_GATE,
349*4882a593Smuzhiyun 		.parents = { X1830_CLK_AHB2, -1, -1, -1 },
350*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR0, 0 },
351*4882a593Smuzhiyun 	},
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	[X1830_CLK_EFUSE] = {
354*4882a593Smuzhiyun 		"efuse", CGU_CLK_GATE,
355*4882a593Smuzhiyun 		.parents = { X1830_CLK_AHB2, -1, -1, -1 },
356*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR0, 1 },
357*4882a593Smuzhiyun 	},
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	[X1830_CLK_OTG] = {
360*4882a593Smuzhiyun 		"otg", CGU_CLK_GATE,
361*4882a593Smuzhiyun 		.parents = { X1830_CLK_EXCLK, -1, -1, -1 },
362*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR0, 3 },
363*4882a593Smuzhiyun 	},
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	[X1830_CLK_SSI0] = {
366*4882a593Smuzhiyun 		"ssi0", CGU_CLK_GATE,
367*4882a593Smuzhiyun 		.parents = { X1830_CLK_SSIMUX, -1, -1, -1 },
368*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR0, 6 },
369*4882a593Smuzhiyun 	},
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	[X1830_CLK_SMB0] = {
372*4882a593Smuzhiyun 		"smb0", CGU_CLK_GATE,
373*4882a593Smuzhiyun 		.parents = { X1830_CLK_PCLK, -1, -1, -1 },
374*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR0, 7 },
375*4882a593Smuzhiyun 	},
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	[X1830_CLK_SMB1] = {
378*4882a593Smuzhiyun 		"smb1", CGU_CLK_GATE,
379*4882a593Smuzhiyun 		.parents = { X1830_CLK_PCLK, -1, -1, -1 },
380*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR0, 8 },
381*4882a593Smuzhiyun 	},
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	[X1830_CLK_SMB2] = {
384*4882a593Smuzhiyun 		"smb2", CGU_CLK_GATE,
385*4882a593Smuzhiyun 		.parents = { X1830_CLK_PCLK, -1, -1, -1 },
386*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR0, 9 },
387*4882a593Smuzhiyun 	},
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	[X1830_CLK_UART0] = {
390*4882a593Smuzhiyun 		"uart0", CGU_CLK_GATE,
391*4882a593Smuzhiyun 		.parents = { X1830_CLK_EXCLK, -1, -1, -1 },
392*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR0, 14 },
393*4882a593Smuzhiyun 	},
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	[X1830_CLK_UART1] = {
396*4882a593Smuzhiyun 		"uart1", CGU_CLK_GATE,
397*4882a593Smuzhiyun 		.parents = { X1830_CLK_EXCLK, -1, -1, -1 },
398*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR0, 15 },
399*4882a593Smuzhiyun 	},
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	[X1830_CLK_SSI1] = {
402*4882a593Smuzhiyun 		"ssi1", CGU_CLK_GATE,
403*4882a593Smuzhiyun 		.parents = { X1830_CLK_SSIMUX, -1, -1, -1 },
404*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR0, 19 },
405*4882a593Smuzhiyun 	},
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	[X1830_CLK_SFC] = {
408*4882a593Smuzhiyun 		"sfc", CGU_CLK_GATE,
409*4882a593Smuzhiyun 		.parents = { X1830_CLK_SSIPLL, -1, -1, -1 },
410*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR0, 20 },
411*4882a593Smuzhiyun 	},
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	[X1830_CLK_PDMA] = {
414*4882a593Smuzhiyun 		"pdma", CGU_CLK_GATE,
415*4882a593Smuzhiyun 		.parents = { X1830_CLK_EXCLK, -1, -1, -1 },
416*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR0, 21 },
417*4882a593Smuzhiyun 	},
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	[X1830_CLK_TCU] = {
420*4882a593Smuzhiyun 		"tcu", CGU_CLK_GATE,
421*4882a593Smuzhiyun 		.parents = { X1830_CLK_EXCLK, -1, -1, -1 },
422*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR0, 30 },
423*4882a593Smuzhiyun 	},
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	[X1830_CLK_DTRNG] = {
426*4882a593Smuzhiyun 		"dtrng", CGU_CLK_GATE,
427*4882a593Smuzhiyun 		.parents = { X1830_CLK_PCLK, -1, -1, -1 },
428*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR1, 1 },
429*4882a593Smuzhiyun 	},
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	[X1830_CLK_OST] = {
432*4882a593Smuzhiyun 		"ost", CGU_CLK_GATE,
433*4882a593Smuzhiyun 		.parents = { X1830_CLK_EXCLK, -1, -1, -1 },
434*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR1, 11 },
435*4882a593Smuzhiyun 	},
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun 
x1830_cgu_init(struct device_node * np)438*4882a593Smuzhiyun static void __init x1830_cgu_init(struct device_node *np)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	int retval;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	cgu = ingenic_cgu_new(x1830_cgu_clocks,
443*4882a593Smuzhiyun 			      ARRAY_SIZE(x1830_cgu_clocks), np);
444*4882a593Smuzhiyun 	if (!cgu) {
445*4882a593Smuzhiyun 		pr_err("%s: failed to initialise CGU\n", __func__);
446*4882a593Smuzhiyun 		return;
447*4882a593Smuzhiyun 	}
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	retval = ingenic_cgu_register_clocks(cgu);
450*4882a593Smuzhiyun 	if (retval) {
451*4882a593Smuzhiyun 		pr_err("%s: failed to register CGU Clocks\n", __func__);
452*4882a593Smuzhiyun 		return;
453*4882a593Smuzhiyun 	}
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	ingenic_cgu_register_syscore_ops(cgu);
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun /*
458*4882a593Smuzhiyun  * CGU has some children devices, this is useful for probing children devices
459*4882a593Smuzhiyun  * in the case where the device node is compatible with "simple-mfd".
460*4882a593Smuzhiyun  */
461*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(x1830_cgu, "ingenic,x1830-cgu", x1830_cgu_init);
462