1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * X1000 SoC CGU driver
4*4882a593Smuzhiyun * Copyright (c) 2019 周琰杰 (Zhou Yanjie) <zhouyanjie@wanyeetech.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <dt-bindings/clock/x1000-cgu.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "cgu.h"
15*4882a593Smuzhiyun #include "pm.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* CGU register offsets */
18*4882a593Smuzhiyun #define CGU_REG_CPCCR 0x00
19*4882a593Smuzhiyun #define CGU_REG_APLL 0x10
20*4882a593Smuzhiyun #define CGU_REG_MPLL 0x14
21*4882a593Smuzhiyun #define CGU_REG_CLKGR 0x20
22*4882a593Smuzhiyun #define CGU_REG_OPCR 0x24
23*4882a593Smuzhiyun #define CGU_REG_DDRCDR 0x2c
24*4882a593Smuzhiyun #define CGU_REG_USBPCR 0x3c
25*4882a593Smuzhiyun #define CGU_REG_USBPCR1 0x48
26*4882a593Smuzhiyun #define CGU_REG_USBCDR 0x50
27*4882a593Smuzhiyun #define CGU_REG_MACCDR 0x54
28*4882a593Smuzhiyun #define CGU_REG_I2SCDR 0x60
29*4882a593Smuzhiyun #define CGU_REG_LPCDR 0x64
30*4882a593Smuzhiyun #define CGU_REG_MSC0CDR 0x68
31*4882a593Smuzhiyun #define CGU_REG_I2SCDR1 0x70
32*4882a593Smuzhiyun #define CGU_REG_SSICDR 0x74
33*4882a593Smuzhiyun #define CGU_REG_CIMCDR 0x7c
34*4882a593Smuzhiyun #define CGU_REG_PCMCDR 0x84
35*4882a593Smuzhiyun #define CGU_REG_MSC1CDR 0xa4
36*4882a593Smuzhiyun #define CGU_REG_CMP_INTR 0xb0
37*4882a593Smuzhiyun #define CGU_REG_CMP_INTRE 0xb4
38*4882a593Smuzhiyun #define CGU_REG_DRCG 0xd0
39*4882a593Smuzhiyun #define CGU_REG_CPCSR 0xd4
40*4882a593Smuzhiyun #define CGU_REG_PCMCDR1 0xe0
41*4882a593Smuzhiyun #define CGU_REG_MACPHYC 0xe8
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* bits within the OPCR register */
44*4882a593Smuzhiyun #define OPCR_SPENDN0 BIT(7)
45*4882a593Smuzhiyun #define OPCR_SPENDN1 BIT(6)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* bits within the USBPCR register */
48*4882a593Smuzhiyun #define USBPCR_SIDDQ BIT(21)
49*4882a593Smuzhiyun #define USBPCR_OTG_DISABLE BIT(20)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* bits within the USBPCR1 register */
52*4882a593Smuzhiyun #define USBPCR1_REFCLKSEL_SHIFT 26
53*4882a593Smuzhiyun #define USBPCR1_REFCLKSEL_MASK (0x3 << USBPCR1_REFCLKSEL_SHIFT)
54*4882a593Smuzhiyun #define USBPCR1_REFCLKSEL_CORE (0x2 << USBPCR1_REFCLKSEL_SHIFT)
55*4882a593Smuzhiyun #define USBPCR1_REFCLKDIV_SHIFT 24
56*4882a593Smuzhiyun #define USBPCR1_REFCLKDIV_MASK (0x3 << USBPCR1_REFCLKDIV_SHIFT)
57*4882a593Smuzhiyun #define USBPCR1_REFCLKDIV_48 (0x2 << USBPCR1_REFCLKDIV_SHIFT)
58*4882a593Smuzhiyun #define USBPCR1_REFCLKDIV_24 (0x1 << USBPCR1_REFCLKDIV_SHIFT)
59*4882a593Smuzhiyun #define USBPCR1_REFCLKDIV_12 (0x0 << USBPCR1_REFCLKDIV_SHIFT)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static struct ingenic_cgu *cgu;
62*4882a593Smuzhiyun
x1000_otg_phy_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)63*4882a593Smuzhiyun static unsigned long x1000_otg_phy_recalc_rate(struct clk_hw *hw,
64*4882a593Smuzhiyun unsigned long parent_rate)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun u32 usbpcr1;
67*4882a593Smuzhiyun unsigned refclk_div;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun usbpcr1 = readl(cgu->base + CGU_REG_USBPCR1);
70*4882a593Smuzhiyun refclk_div = usbpcr1 & USBPCR1_REFCLKDIV_MASK;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun switch (refclk_div) {
73*4882a593Smuzhiyun case USBPCR1_REFCLKDIV_12:
74*4882a593Smuzhiyun return 12000000;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun case USBPCR1_REFCLKDIV_24:
77*4882a593Smuzhiyun return 24000000;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun case USBPCR1_REFCLKDIV_48:
80*4882a593Smuzhiyun return 48000000;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun return parent_rate;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
x1000_otg_phy_round_rate(struct clk_hw * hw,unsigned long req_rate,unsigned long * parent_rate)86*4882a593Smuzhiyun static long x1000_otg_phy_round_rate(struct clk_hw *hw, unsigned long req_rate,
87*4882a593Smuzhiyun unsigned long *parent_rate)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun if (req_rate < 18000000)
90*4882a593Smuzhiyun return 12000000;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun if (req_rate < 36000000)
93*4882a593Smuzhiyun return 24000000;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun return 48000000;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
x1000_otg_phy_set_rate(struct clk_hw * hw,unsigned long req_rate,unsigned long parent_rate)98*4882a593Smuzhiyun static int x1000_otg_phy_set_rate(struct clk_hw *hw, unsigned long req_rate,
99*4882a593Smuzhiyun unsigned long parent_rate)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun unsigned long flags;
102*4882a593Smuzhiyun u32 usbpcr1, div_bits;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun switch (req_rate) {
105*4882a593Smuzhiyun case 12000000:
106*4882a593Smuzhiyun div_bits = USBPCR1_REFCLKDIV_12;
107*4882a593Smuzhiyun break;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun case 24000000:
110*4882a593Smuzhiyun div_bits = USBPCR1_REFCLKDIV_24;
111*4882a593Smuzhiyun break;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun case 48000000:
114*4882a593Smuzhiyun div_bits = USBPCR1_REFCLKDIV_48;
115*4882a593Smuzhiyun break;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun default:
118*4882a593Smuzhiyun return -EINVAL;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun spin_lock_irqsave(&cgu->lock, flags);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun usbpcr1 = readl(cgu->base + CGU_REG_USBPCR1);
124*4882a593Smuzhiyun usbpcr1 &= ~USBPCR1_REFCLKDIV_MASK;
125*4882a593Smuzhiyun usbpcr1 |= div_bits;
126*4882a593Smuzhiyun writel(usbpcr1, cgu->base + CGU_REG_USBPCR1);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun spin_unlock_irqrestore(&cgu->lock, flags);
129*4882a593Smuzhiyun return 0;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
x1000_usb_phy_enable(struct clk_hw * hw)132*4882a593Smuzhiyun static int x1000_usb_phy_enable(struct clk_hw *hw)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun void __iomem *reg_opcr = cgu->base + CGU_REG_OPCR;
135*4882a593Smuzhiyun void __iomem *reg_usbpcr = cgu->base + CGU_REG_USBPCR;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun writel(readl(reg_opcr) | OPCR_SPENDN0, reg_opcr);
138*4882a593Smuzhiyun writel(readl(reg_usbpcr) & ~USBPCR_OTG_DISABLE & ~USBPCR_SIDDQ, reg_usbpcr);
139*4882a593Smuzhiyun return 0;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
x1000_usb_phy_disable(struct clk_hw * hw)142*4882a593Smuzhiyun static void x1000_usb_phy_disable(struct clk_hw *hw)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun void __iomem *reg_opcr = cgu->base + CGU_REG_OPCR;
145*4882a593Smuzhiyun void __iomem *reg_usbpcr = cgu->base + CGU_REG_USBPCR;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun writel(readl(reg_opcr) & ~OPCR_SPENDN0, reg_opcr);
148*4882a593Smuzhiyun writel(readl(reg_usbpcr) | USBPCR_OTG_DISABLE | USBPCR_SIDDQ, reg_usbpcr);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
x1000_usb_phy_is_enabled(struct clk_hw * hw)151*4882a593Smuzhiyun static int x1000_usb_phy_is_enabled(struct clk_hw *hw)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun void __iomem *reg_opcr = cgu->base + CGU_REG_OPCR;
154*4882a593Smuzhiyun void __iomem *reg_usbpcr = cgu->base + CGU_REG_USBPCR;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun return (readl(reg_opcr) & OPCR_SPENDN0) &&
157*4882a593Smuzhiyun !(readl(reg_usbpcr) & USBPCR_SIDDQ) &&
158*4882a593Smuzhiyun !(readl(reg_usbpcr) & USBPCR_OTG_DISABLE);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static const struct clk_ops x1000_otg_phy_ops = {
162*4882a593Smuzhiyun .recalc_rate = x1000_otg_phy_recalc_rate,
163*4882a593Smuzhiyun .round_rate = x1000_otg_phy_round_rate,
164*4882a593Smuzhiyun .set_rate = x1000_otg_phy_set_rate,
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun .enable = x1000_usb_phy_enable,
167*4882a593Smuzhiyun .disable = x1000_usb_phy_disable,
168*4882a593Smuzhiyun .is_enabled = x1000_usb_phy_is_enabled,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun static const s8 pll_od_encoding[8] = {
172*4882a593Smuzhiyun 0x0, 0x1, -1, 0x2, -1, -1, -1, 0x3,
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static const struct ingenic_cgu_clk_info x1000_cgu_clocks[] = {
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* External clocks */
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun [X1000_CLK_EXCLK] = { "ext", CGU_CLK_EXT },
180*4882a593Smuzhiyun [X1000_CLK_RTCLK] = { "rtc", CGU_CLK_EXT },
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* PLLs */
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun [X1000_CLK_APLL] = {
185*4882a593Smuzhiyun "apll", CGU_CLK_PLL,
186*4882a593Smuzhiyun .parents = { X1000_CLK_EXCLK, -1, -1, -1 },
187*4882a593Smuzhiyun .pll = {
188*4882a593Smuzhiyun .reg = CGU_REG_APLL,
189*4882a593Smuzhiyun .rate_multiplier = 1,
190*4882a593Smuzhiyun .m_shift = 24,
191*4882a593Smuzhiyun .m_bits = 7,
192*4882a593Smuzhiyun .m_offset = 1,
193*4882a593Smuzhiyun .n_shift = 18,
194*4882a593Smuzhiyun .n_bits = 5,
195*4882a593Smuzhiyun .n_offset = 1,
196*4882a593Smuzhiyun .od_shift = 16,
197*4882a593Smuzhiyun .od_bits = 2,
198*4882a593Smuzhiyun .od_max = 8,
199*4882a593Smuzhiyun .od_encoding = pll_od_encoding,
200*4882a593Smuzhiyun .bypass_reg = CGU_REG_APLL,
201*4882a593Smuzhiyun .bypass_bit = 9,
202*4882a593Smuzhiyun .enable_bit = 8,
203*4882a593Smuzhiyun .stable_bit = 10,
204*4882a593Smuzhiyun },
205*4882a593Smuzhiyun },
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun [X1000_CLK_MPLL] = {
208*4882a593Smuzhiyun "mpll", CGU_CLK_PLL,
209*4882a593Smuzhiyun .parents = { X1000_CLK_EXCLK, -1, -1, -1 },
210*4882a593Smuzhiyun .pll = {
211*4882a593Smuzhiyun .reg = CGU_REG_MPLL,
212*4882a593Smuzhiyun .rate_multiplier = 1,
213*4882a593Smuzhiyun .m_shift = 24,
214*4882a593Smuzhiyun .m_bits = 7,
215*4882a593Smuzhiyun .m_offset = 1,
216*4882a593Smuzhiyun .n_shift = 18,
217*4882a593Smuzhiyun .n_bits = 5,
218*4882a593Smuzhiyun .n_offset = 1,
219*4882a593Smuzhiyun .od_shift = 16,
220*4882a593Smuzhiyun .od_bits = 2,
221*4882a593Smuzhiyun .od_max = 8,
222*4882a593Smuzhiyun .od_encoding = pll_od_encoding,
223*4882a593Smuzhiyun .bypass_reg = CGU_REG_MPLL,
224*4882a593Smuzhiyun .bypass_bit = 6,
225*4882a593Smuzhiyun .enable_bit = 7,
226*4882a593Smuzhiyun .stable_bit = 0,
227*4882a593Smuzhiyun },
228*4882a593Smuzhiyun },
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /* Custom (SoC-specific) OTG PHY */
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun [X1000_CLK_OTGPHY] = {
233*4882a593Smuzhiyun "otg_phy", CGU_CLK_CUSTOM,
234*4882a593Smuzhiyun .parents = { -1, -1, X1000_CLK_EXCLK, -1 },
235*4882a593Smuzhiyun .custom = { &x1000_otg_phy_ops },
236*4882a593Smuzhiyun },
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* Muxes & dividers */
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun [X1000_CLK_SCLKA] = {
241*4882a593Smuzhiyun "sclk_a", CGU_CLK_MUX,
242*4882a593Smuzhiyun .parents = { -1, X1000_CLK_EXCLK, X1000_CLK_APLL, -1 },
243*4882a593Smuzhiyun .mux = { CGU_REG_CPCCR, 30, 2 },
244*4882a593Smuzhiyun },
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun [X1000_CLK_CPUMUX] = {
247*4882a593Smuzhiyun "cpu_mux", CGU_CLK_MUX,
248*4882a593Smuzhiyun .parents = { -1, X1000_CLK_SCLKA, X1000_CLK_MPLL, -1 },
249*4882a593Smuzhiyun .mux = { CGU_REG_CPCCR, 28, 2 },
250*4882a593Smuzhiyun },
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun [X1000_CLK_CPU] = {
253*4882a593Smuzhiyun "cpu", CGU_CLK_DIV | CGU_CLK_GATE,
254*4882a593Smuzhiyun .parents = { X1000_CLK_CPUMUX, -1, -1, -1 },
255*4882a593Smuzhiyun .div = { CGU_REG_CPCCR, 0, 1, 4, 22, -1, -1 },
256*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 30 },
257*4882a593Smuzhiyun },
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun [X1000_CLK_L2CACHE] = {
260*4882a593Smuzhiyun "l2cache", CGU_CLK_DIV,
261*4882a593Smuzhiyun .parents = { X1000_CLK_CPUMUX, -1, -1, -1 },
262*4882a593Smuzhiyun .div = { CGU_REG_CPCCR, 4, 1, 4, 22, -1, -1 },
263*4882a593Smuzhiyun },
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun [X1000_CLK_AHB0] = {
266*4882a593Smuzhiyun "ahb0", CGU_CLK_MUX | CGU_CLK_DIV,
267*4882a593Smuzhiyun .parents = { -1, X1000_CLK_SCLKA, X1000_CLK_MPLL, -1 },
268*4882a593Smuzhiyun .mux = { CGU_REG_CPCCR, 26, 2 },
269*4882a593Smuzhiyun .div = { CGU_REG_CPCCR, 8, 1, 4, 21, -1, -1 },
270*4882a593Smuzhiyun },
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun [X1000_CLK_AHB2PMUX] = {
273*4882a593Smuzhiyun "ahb2_apb_mux", CGU_CLK_MUX,
274*4882a593Smuzhiyun .parents = { -1, X1000_CLK_SCLKA, X1000_CLK_MPLL, -1 },
275*4882a593Smuzhiyun .mux = { CGU_REG_CPCCR, 24, 2 },
276*4882a593Smuzhiyun },
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun [X1000_CLK_AHB2] = {
279*4882a593Smuzhiyun "ahb2", CGU_CLK_DIV,
280*4882a593Smuzhiyun .parents = { X1000_CLK_AHB2PMUX, -1, -1, -1 },
281*4882a593Smuzhiyun .div = { CGU_REG_CPCCR, 12, 1, 4, 20, -1, -1 },
282*4882a593Smuzhiyun },
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun [X1000_CLK_PCLK] = {
285*4882a593Smuzhiyun "pclk", CGU_CLK_DIV | CGU_CLK_GATE,
286*4882a593Smuzhiyun .parents = { X1000_CLK_AHB2PMUX, -1, -1, -1 },
287*4882a593Smuzhiyun .div = { CGU_REG_CPCCR, 16, 1, 4, 20, -1, -1 },
288*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 28 },
289*4882a593Smuzhiyun },
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun [X1000_CLK_DDR] = {
292*4882a593Smuzhiyun "ddr", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
293*4882a593Smuzhiyun .parents = { -1, X1000_CLK_SCLKA, X1000_CLK_MPLL, -1 },
294*4882a593Smuzhiyun .mux = { CGU_REG_DDRCDR, 30, 2 },
295*4882a593Smuzhiyun .div = { CGU_REG_DDRCDR, 0, 1, 4, 29, 28, 27 },
296*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 31 },
297*4882a593Smuzhiyun },
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun [X1000_CLK_MAC] = {
300*4882a593Smuzhiyun "mac", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
301*4882a593Smuzhiyun .parents = { X1000_CLK_SCLKA, X1000_CLK_MPLL },
302*4882a593Smuzhiyun .mux = { CGU_REG_MACCDR, 31, 1 },
303*4882a593Smuzhiyun .div = { CGU_REG_MACCDR, 0, 1, 8, 29, 28, 27 },
304*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 25 },
305*4882a593Smuzhiyun },
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun [X1000_CLK_LCD] = {
308*4882a593Smuzhiyun "lcd", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
309*4882a593Smuzhiyun .parents = { X1000_CLK_SCLKA, X1000_CLK_MPLL },
310*4882a593Smuzhiyun .mux = { CGU_REG_LPCDR, 31, 1 },
311*4882a593Smuzhiyun .div = { CGU_REG_LPCDR, 0, 1, 8, 28, 27, 26 },
312*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 23 },
313*4882a593Smuzhiyun },
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun [X1000_CLK_MSCMUX] = {
316*4882a593Smuzhiyun "msc_mux", CGU_CLK_MUX,
317*4882a593Smuzhiyun .parents = { X1000_CLK_SCLKA, X1000_CLK_MPLL},
318*4882a593Smuzhiyun .mux = { CGU_REG_MSC0CDR, 31, 1 },
319*4882a593Smuzhiyun },
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun [X1000_CLK_MSC0] = {
322*4882a593Smuzhiyun "msc0", CGU_CLK_DIV | CGU_CLK_GATE,
323*4882a593Smuzhiyun .parents = { X1000_CLK_MSCMUX, -1, -1, -1 },
324*4882a593Smuzhiyun .div = { CGU_REG_MSC0CDR, 0, 2, 8, 29, 28, 27 },
325*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 4 },
326*4882a593Smuzhiyun },
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun [X1000_CLK_MSC1] = {
329*4882a593Smuzhiyun "msc1", CGU_CLK_DIV | CGU_CLK_GATE,
330*4882a593Smuzhiyun .parents = { X1000_CLK_MSCMUX, -1, -1, -1 },
331*4882a593Smuzhiyun .div = { CGU_REG_MSC1CDR, 0, 2, 8, 29, 28, 27 },
332*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 5 },
333*4882a593Smuzhiyun },
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun [X1000_CLK_OTG] = {
336*4882a593Smuzhiyun "otg", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
337*4882a593Smuzhiyun .parents = { X1000_CLK_EXCLK, -1,
338*4882a593Smuzhiyun X1000_CLK_APLL, X1000_CLK_MPLL },
339*4882a593Smuzhiyun .mux = { CGU_REG_USBCDR, 30, 2 },
340*4882a593Smuzhiyun .div = { CGU_REG_USBCDR, 0, 1, 8, 29, 28, 27 },
341*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 3 },
342*4882a593Smuzhiyun },
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun [X1000_CLK_SSIPLL] = {
345*4882a593Smuzhiyun "ssi_pll", CGU_CLK_MUX | CGU_CLK_DIV,
346*4882a593Smuzhiyun .parents = { X1000_CLK_SCLKA, X1000_CLK_MPLL, -1, -1 },
347*4882a593Smuzhiyun .mux = { CGU_REG_SSICDR, 31, 1 },
348*4882a593Smuzhiyun .div = { CGU_REG_SSICDR, 0, 1, 8, 29, 28, 27 },
349*4882a593Smuzhiyun },
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun [X1000_CLK_SSIPLL_DIV2] = {
352*4882a593Smuzhiyun "ssi_pll_div2", CGU_CLK_FIXDIV,
353*4882a593Smuzhiyun .parents = { X1000_CLK_SSIPLL },
354*4882a593Smuzhiyun .fixdiv = { 2 },
355*4882a593Smuzhiyun },
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun [X1000_CLK_SSIMUX] = {
358*4882a593Smuzhiyun "ssi_mux", CGU_CLK_MUX,
359*4882a593Smuzhiyun .parents = { X1000_CLK_EXCLK, X1000_CLK_SSIPLL_DIV2, -1, -1 },
360*4882a593Smuzhiyun .mux = { CGU_REG_SSICDR, 30, 1 },
361*4882a593Smuzhiyun },
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun [X1000_CLK_EXCLK_DIV512] = {
364*4882a593Smuzhiyun "exclk_div512", CGU_CLK_FIXDIV,
365*4882a593Smuzhiyun .parents = { X1000_CLK_EXCLK },
366*4882a593Smuzhiyun .fixdiv = { 512 },
367*4882a593Smuzhiyun },
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun [X1000_CLK_RTC] = {
370*4882a593Smuzhiyun "rtc_ercs", CGU_CLK_MUX | CGU_CLK_GATE,
371*4882a593Smuzhiyun .parents = { X1000_CLK_EXCLK_DIV512, X1000_CLK_RTCLK },
372*4882a593Smuzhiyun .mux = { CGU_REG_OPCR, 2, 1},
373*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 27 },
374*4882a593Smuzhiyun },
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /* Gate-only clocks */
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun [X1000_CLK_EMC] = {
379*4882a593Smuzhiyun "emc", CGU_CLK_GATE,
380*4882a593Smuzhiyun .parents = { X1000_CLK_AHB2, -1, -1, -1 },
381*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 0 },
382*4882a593Smuzhiyun },
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun [X1000_CLK_EFUSE] = {
385*4882a593Smuzhiyun "efuse", CGU_CLK_GATE,
386*4882a593Smuzhiyun .parents = { X1000_CLK_AHB2, -1, -1, -1 },
387*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 1 },
388*4882a593Smuzhiyun },
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun [X1000_CLK_SFC] = {
391*4882a593Smuzhiyun "sfc", CGU_CLK_GATE,
392*4882a593Smuzhiyun .parents = { X1000_CLK_SSIPLL, -1, -1, -1 },
393*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 2 },
394*4882a593Smuzhiyun },
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun [X1000_CLK_I2C0] = {
397*4882a593Smuzhiyun "i2c0", CGU_CLK_GATE,
398*4882a593Smuzhiyun .parents = { X1000_CLK_PCLK, -1, -1, -1 },
399*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 7 },
400*4882a593Smuzhiyun },
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun [X1000_CLK_I2C1] = {
403*4882a593Smuzhiyun "i2c1", CGU_CLK_GATE,
404*4882a593Smuzhiyun .parents = { X1000_CLK_PCLK, -1, -1, -1 },
405*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 8 },
406*4882a593Smuzhiyun },
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun [X1000_CLK_I2C2] = {
409*4882a593Smuzhiyun "i2c2", CGU_CLK_GATE,
410*4882a593Smuzhiyun .parents = { X1000_CLK_PCLK, -1, -1, -1 },
411*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 9 },
412*4882a593Smuzhiyun },
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun [X1000_CLK_UART0] = {
415*4882a593Smuzhiyun "uart0", CGU_CLK_GATE,
416*4882a593Smuzhiyun .parents = { X1000_CLK_EXCLK, -1, -1, -1 },
417*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 14 },
418*4882a593Smuzhiyun },
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun [X1000_CLK_UART1] = {
421*4882a593Smuzhiyun "uart1", CGU_CLK_GATE,
422*4882a593Smuzhiyun .parents = { X1000_CLK_EXCLK, -1, -1, -1 },
423*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 15 },
424*4882a593Smuzhiyun },
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun [X1000_CLK_UART2] = {
427*4882a593Smuzhiyun "uart2", CGU_CLK_GATE,
428*4882a593Smuzhiyun .parents = { X1000_CLK_EXCLK, -1, -1, -1 },
429*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 16 },
430*4882a593Smuzhiyun },
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun [X1000_CLK_TCU] = {
433*4882a593Smuzhiyun "tcu", CGU_CLK_GATE,
434*4882a593Smuzhiyun .parents = { X1000_CLK_EXCLK, -1, -1, -1 },
435*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 18 },
436*4882a593Smuzhiyun },
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun [X1000_CLK_SSI] = {
439*4882a593Smuzhiyun "ssi", CGU_CLK_GATE,
440*4882a593Smuzhiyun .parents = { X1000_CLK_SSIMUX, -1, -1, -1 },
441*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 19 },
442*4882a593Smuzhiyun },
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun [X1000_CLK_OST] = {
445*4882a593Smuzhiyun "ost", CGU_CLK_GATE,
446*4882a593Smuzhiyun .parents = { X1000_CLK_EXCLK, -1, -1, -1 },
447*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 20 },
448*4882a593Smuzhiyun },
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun [X1000_CLK_PDMA] = {
451*4882a593Smuzhiyun "pdma", CGU_CLK_GATE,
452*4882a593Smuzhiyun .parents = { X1000_CLK_EXCLK, -1, -1, -1 },
453*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 21 },
454*4882a593Smuzhiyun },
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun
x1000_cgu_init(struct device_node * np)457*4882a593Smuzhiyun static void __init x1000_cgu_init(struct device_node *np)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun int retval;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun cgu = ingenic_cgu_new(x1000_cgu_clocks,
462*4882a593Smuzhiyun ARRAY_SIZE(x1000_cgu_clocks), np);
463*4882a593Smuzhiyun if (!cgu) {
464*4882a593Smuzhiyun pr_err("%s: failed to initialise CGU\n", __func__);
465*4882a593Smuzhiyun return;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun retval = ingenic_cgu_register_clocks(cgu);
469*4882a593Smuzhiyun if (retval) {
470*4882a593Smuzhiyun pr_err("%s: failed to register CGU Clocks\n", __func__);
471*4882a593Smuzhiyun return;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun ingenic_cgu_register_syscore_ops(cgu);
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun /*
477*4882a593Smuzhiyun * CGU has some children devices, this is useful for probing children devices
478*4882a593Smuzhiyun * in the case where the device node is compatible with "simple-mfd".
479*4882a593Smuzhiyun */
480*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(x1000_cgu, "ingenic,x1000-cgu", x1000_cgu_init);
481