1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * JZ47xx SoCs TCU clocks driver
4*4882a593Smuzhiyun * Copyright (C) 2019 Paul Cercueil <paul@crapouillou.net>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/clockchips.h>
10*4882a593Smuzhiyun #include <linux/mfd/ingenic-tcu.h>
11*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/syscore_ops.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <dt-bindings/clock/ingenic,tcu.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* 8 channels max + watchdog + OST */
19*4882a593Smuzhiyun #define TCU_CLK_COUNT 10
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #undef pr_fmt
22*4882a593Smuzhiyun #define pr_fmt(fmt) "ingenic-tcu-clk: " fmt
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun enum tcu_clk_parent {
25*4882a593Smuzhiyun TCU_PARENT_PCLK,
26*4882a593Smuzhiyun TCU_PARENT_RTC,
27*4882a593Smuzhiyun TCU_PARENT_EXT,
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct ingenic_soc_info {
31*4882a593Smuzhiyun unsigned int num_channels;
32*4882a593Smuzhiyun bool has_ost;
33*4882a593Smuzhiyun bool has_tcu_clk;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct ingenic_tcu_clk_info {
37*4882a593Smuzhiyun struct clk_init_data init_data;
38*4882a593Smuzhiyun u8 gate_bit;
39*4882a593Smuzhiyun u8 tcsr_reg;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun struct ingenic_tcu_clk {
43*4882a593Smuzhiyun struct clk_hw hw;
44*4882a593Smuzhiyun unsigned int idx;
45*4882a593Smuzhiyun struct ingenic_tcu *tcu;
46*4882a593Smuzhiyun const struct ingenic_tcu_clk_info *info;
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun struct ingenic_tcu {
50*4882a593Smuzhiyun const struct ingenic_soc_info *soc_info;
51*4882a593Smuzhiyun struct regmap *map;
52*4882a593Smuzhiyun struct clk *clk;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun struct clk_hw_onecell_data *clocks;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static struct ingenic_tcu *ingenic_tcu;
58*4882a593Smuzhiyun
to_tcu_clk(struct clk_hw * hw)59*4882a593Smuzhiyun static inline struct ingenic_tcu_clk *to_tcu_clk(struct clk_hw *hw)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun return container_of(hw, struct ingenic_tcu_clk, hw);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
ingenic_tcu_enable(struct clk_hw * hw)64*4882a593Smuzhiyun static int ingenic_tcu_enable(struct clk_hw *hw)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun struct ingenic_tcu_clk *tcu_clk = to_tcu_clk(hw);
67*4882a593Smuzhiyun const struct ingenic_tcu_clk_info *info = tcu_clk->info;
68*4882a593Smuzhiyun struct ingenic_tcu *tcu = tcu_clk->tcu;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun regmap_write(tcu->map, TCU_REG_TSCR, BIT(info->gate_bit));
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun return 0;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
ingenic_tcu_disable(struct clk_hw * hw)75*4882a593Smuzhiyun static void ingenic_tcu_disable(struct clk_hw *hw)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun struct ingenic_tcu_clk *tcu_clk = to_tcu_clk(hw);
78*4882a593Smuzhiyun const struct ingenic_tcu_clk_info *info = tcu_clk->info;
79*4882a593Smuzhiyun struct ingenic_tcu *tcu = tcu_clk->tcu;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun regmap_write(tcu->map, TCU_REG_TSSR, BIT(info->gate_bit));
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
ingenic_tcu_is_enabled(struct clk_hw * hw)84*4882a593Smuzhiyun static int ingenic_tcu_is_enabled(struct clk_hw *hw)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun struct ingenic_tcu_clk *tcu_clk = to_tcu_clk(hw);
87*4882a593Smuzhiyun const struct ingenic_tcu_clk_info *info = tcu_clk->info;
88*4882a593Smuzhiyun unsigned int value;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun regmap_read(tcu_clk->tcu->map, TCU_REG_TSR, &value);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun return !(value & BIT(info->gate_bit));
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
ingenic_tcu_enable_regs(struct clk_hw * hw)95*4882a593Smuzhiyun static bool ingenic_tcu_enable_regs(struct clk_hw *hw)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun struct ingenic_tcu_clk *tcu_clk = to_tcu_clk(hw);
98*4882a593Smuzhiyun const struct ingenic_tcu_clk_info *info = tcu_clk->info;
99*4882a593Smuzhiyun struct ingenic_tcu *tcu = tcu_clk->tcu;
100*4882a593Smuzhiyun bool enabled = false;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun * According to the programming manual, a timer channel's registers can
104*4882a593Smuzhiyun * only be accessed when the channel's stop bit is clear.
105*4882a593Smuzhiyun */
106*4882a593Smuzhiyun enabled = !!ingenic_tcu_is_enabled(hw);
107*4882a593Smuzhiyun regmap_write(tcu->map, TCU_REG_TSCR, BIT(info->gate_bit));
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun return enabled;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
ingenic_tcu_disable_regs(struct clk_hw * hw)112*4882a593Smuzhiyun static void ingenic_tcu_disable_regs(struct clk_hw *hw)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun struct ingenic_tcu_clk *tcu_clk = to_tcu_clk(hw);
115*4882a593Smuzhiyun const struct ingenic_tcu_clk_info *info = tcu_clk->info;
116*4882a593Smuzhiyun struct ingenic_tcu *tcu = tcu_clk->tcu;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun regmap_write(tcu->map, TCU_REG_TSSR, BIT(info->gate_bit));
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
ingenic_tcu_get_parent(struct clk_hw * hw)121*4882a593Smuzhiyun static u8 ingenic_tcu_get_parent(struct clk_hw *hw)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun struct ingenic_tcu_clk *tcu_clk = to_tcu_clk(hw);
124*4882a593Smuzhiyun const struct ingenic_tcu_clk_info *info = tcu_clk->info;
125*4882a593Smuzhiyun unsigned int val = 0;
126*4882a593Smuzhiyun int ret;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun ret = regmap_read(tcu_clk->tcu->map, info->tcsr_reg, &val);
129*4882a593Smuzhiyun WARN_ONCE(ret < 0, "Unable to read TCSR %d", tcu_clk->idx);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun return ffs(val & TCU_TCSR_PARENT_CLOCK_MASK) - 1;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
ingenic_tcu_set_parent(struct clk_hw * hw,u8 idx)134*4882a593Smuzhiyun static int ingenic_tcu_set_parent(struct clk_hw *hw, u8 idx)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun struct ingenic_tcu_clk *tcu_clk = to_tcu_clk(hw);
137*4882a593Smuzhiyun const struct ingenic_tcu_clk_info *info = tcu_clk->info;
138*4882a593Smuzhiyun bool was_enabled;
139*4882a593Smuzhiyun int ret;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun was_enabled = ingenic_tcu_enable_regs(hw);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun ret = regmap_update_bits(tcu_clk->tcu->map, info->tcsr_reg,
144*4882a593Smuzhiyun TCU_TCSR_PARENT_CLOCK_MASK, BIT(idx));
145*4882a593Smuzhiyun WARN_ONCE(ret < 0, "Unable to update TCSR %d", tcu_clk->idx);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if (!was_enabled)
148*4882a593Smuzhiyun ingenic_tcu_disable_regs(hw);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
ingenic_tcu_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)153*4882a593Smuzhiyun static unsigned long ingenic_tcu_recalc_rate(struct clk_hw *hw,
154*4882a593Smuzhiyun unsigned long parent_rate)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun struct ingenic_tcu_clk *tcu_clk = to_tcu_clk(hw);
157*4882a593Smuzhiyun const struct ingenic_tcu_clk_info *info = tcu_clk->info;
158*4882a593Smuzhiyun unsigned int prescale;
159*4882a593Smuzhiyun int ret;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun ret = regmap_read(tcu_clk->tcu->map, info->tcsr_reg, &prescale);
162*4882a593Smuzhiyun WARN_ONCE(ret < 0, "Unable to read TCSR %d", tcu_clk->idx);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun prescale = (prescale & TCU_TCSR_PRESCALE_MASK) >> TCU_TCSR_PRESCALE_LSB;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return parent_rate >> (prescale * 2);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
ingenic_tcu_get_prescale(unsigned long rate,unsigned long req_rate)169*4882a593Smuzhiyun static u8 ingenic_tcu_get_prescale(unsigned long rate, unsigned long req_rate)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun u8 prescale;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun for (prescale = 0; prescale < 5; prescale++)
174*4882a593Smuzhiyun if ((rate >> (prescale * 2)) <= req_rate)
175*4882a593Smuzhiyun return prescale;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun return 5; /* /1024 divider */
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
ingenic_tcu_round_rate(struct clk_hw * hw,unsigned long req_rate,unsigned long * parent_rate)180*4882a593Smuzhiyun static long ingenic_tcu_round_rate(struct clk_hw *hw, unsigned long req_rate,
181*4882a593Smuzhiyun unsigned long *parent_rate)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun unsigned long rate = *parent_rate;
184*4882a593Smuzhiyun u8 prescale;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (req_rate > rate)
187*4882a593Smuzhiyun return rate;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun prescale = ingenic_tcu_get_prescale(rate, req_rate);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun return rate >> (prescale * 2);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
ingenic_tcu_set_rate(struct clk_hw * hw,unsigned long req_rate,unsigned long parent_rate)194*4882a593Smuzhiyun static int ingenic_tcu_set_rate(struct clk_hw *hw, unsigned long req_rate,
195*4882a593Smuzhiyun unsigned long parent_rate)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun struct ingenic_tcu_clk *tcu_clk = to_tcu_clk(hw);
198*4882a593Smuzhiyun const struct ingenic_tcu_clk_info *info = tcu_clk->info;
199*4882a593Smuzhiyun u8 prescale = ingenic_tcu_get_prescale(parent_rate, req_rate);
200*4882a593Smuzhiyun bool was_enabled;
201*4882a593Smuzhiyun int ret;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun was_enabled = ingenic_tcu_enable_regs(hw);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun ret = regmap_update_bits(tcu_clk->tcu->map, info->tcsr_reg,
206*4882a593Smuzhiyun TCU_TCSR_PRESCALE_MASK,
207*4882a593Smuzhiyun prescale << TCU_TCSR_PRESCALE_LSB);
208*4882a593Smuzhiyun WARN_ONCE(ret < 0, "Unable to update TCSR %d", tcu_clk->idx);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (!was_enabled)
211*4882a593Smuzhiyun ingenic_tcu_disable_regs(hw);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun return 0;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun static const struct clk_ops ingenic_tcu_clk_ops = {
217*4882a593Smuzhiyun .get_parent = ingenic_tcu_get_parent,
218*4882a593Smuzhiyun .set_parent = ingenic_tcu_set_parent,
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun .recalc_rate = ingenic_tcu_recalc_rate,
221*4882a593Smuzhiyun .round_rate = ingenic_tcu_round_rate,
222*4882a593Smuzhiyun .set_rate = ingenic_tcu_set_rate,
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun .enable = ingenic_tcu_enable,
225*4882a593Smuzhiyun .disable = ingenic_tcu_disable,
226*4882a593Smuzhiyun .is_enabled = ingenic_tcu_is_enabled,
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun static const char * const ingenic_tcu_timer_parents[] = {
230*4882a593Smuzhiyun [TCU_PARENT_PCLK] = "pclk",
231*4882a593Smuzhiyun [TCU_PARENT_RTC] = "rtc",
232*4882a593Smuzhiyun [TCU_PARENT_EXT] = "ext",
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun #define DEF_TIMER(_name, _gate_bit, _tcsr) \
236*4882a593Smuzhiyun { \
237*4882a593Smuzhiyun .init_data = { \
238*4882a593Smuzhiyun .name = _name, \
239*4882a593Smuzhiyun .parent_names = ingenic_tcu_timer_parents, \
240*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(ingenic_tcu_timer_parents),\
241*4882a593Smuzhiyun .ops = &ingenic_tcu_clk_ops, \
242*4882a593Smuzhiyun .flags = CLK_SET_RATE_UNGATE, \
243*4882a593Smuzhiyun }, \
244*4882a593Smuzhiyun .gate_bit = _gate_bit, \
245*4882a593Smuzhiyun .tcsr_reg = _tcsr, \
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun static const struct ingenic_tcu_clk_info ingenic_tcu_clk_info[] = {
248*4882a593Smuzhiyun [TCU_CLK_TIMER0] = DEF_TIMER("timer0", 0, TCU_REG_TCSRc(0)),
249*4882a593Smuzhiyun [TCU_CLK_TIMER1] = DEF_TIMER("timer1", 1, TCU_REG_TCSRc(1)),
250*4882a593Smuzhiyun [TCU_CLK_TIMER2] = DEF_TIMER("timer2", 2, TCU_REG_TCSRc(2)),
251*4882a593Smuzhiyun [TCU_CLK_TIMER3] = DEF_TIMER("timer3", 3, TCU_REG_TCSRc(3)),
252*4882a593Smuzhiyun [TCU_CLK_TIMER4] = DEF_TIMER("timer4", 4, TCU_REG_TCSRc(4)),
253*4882a593Smuzhiyun [TCU_CLK_TIMER5] = DEF_TIMER("timer5", 5, TCU_REG_TCSRc(5)),
254*4882a593Smuzhiyun [TCU_CLK_TIMER6] = DEF_TIMER("timer6", 6, TCU_REG_TCSRc(6)),
255*4882a593Smuzhiyun [TCU_CLK_TIMER7] = DEF_TIMER("timer7", 7, TCU_REG_TCSRc(7)),
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun static const struct ingenic_tcu_clk_info ingenic_tcu_watchdog_clk_info =
259*4882a593Smuzhiyun DEF_TIMER("wdt", 16, TCU_REG_WDT_TCSR);
260*4882a593Smuzhiyun static const struct ingenic_tcu_clk_info ingenic_tcu_ost_clk_info =
261*4882a593Smuzhiyun DEF_TIMER("ost", 15, TCU_REG_OST_TCSR);
262*4882a593Smuzhiyun #undef DEF_TIMER
263*4882a593Smuzhiyun
ingenic_tcu_register_clock(struct ingenic_tcu * tcu,unsigned int idx,enum tcu_clk_parent parent,const struct ingenic_tcu_clk_info * info,struct clk_hw_onecell_data * clocks)264*4882a593Smuzhiyun static int __init ingenic_tcu_register_clock(struct ingenic_tcu *tcu,
265*4882a593Smuzhiyun unsigned int idx, enum tcu_clk_parent parent,
266*4882a593Smuzhiyun const struct ingenic_tcu_clk_info *info,
267*4882a593Smuzhiyun struct clk_hw_onecell_data *clocks)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun struct ingenic_tcu_clk *tcu_clk;
270*4882a593Smuzhiyun int err;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun tcu_clk = kzalloc(sizeof(*tcu_clk), GFP_KERNEL);
273*4882a593Smuzhiyun if (!tcu_clk)
274*4882a593Smuzhiyun return -ENOMEM;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun tcu_clk->hw.init = &info->init_data;
277*4882a593Smuzhiyun tcu_clk->idx = idx;
278*4882a593Smuzhiyun tcu_clk->info = info;
279*4882a593Smuzhiyun tcu_clk->tcu = tcu;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* Reset channel and clock divider, set default parent */
282*4882a593Smuzhiyun ingenic_tcu_enable_regs(&tcu_clk->hw);
283*4882a593Smuzhiyun regmap_update_bits(tcu->map, info->tcsr_reg, 0xffff, BIT(parent));
284*4882a593Smuzhiyun ingenic_tcu_disable_regs(&tcu_clk->hw);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun err = clk_hw_register(NULL, &tcu_clk->hw);
287*4882a593Smuzhiyun if (err) {
288*4882a593Smuzhiyun kfree(tcu_clk);
289*4882a593Smuzhiyun return err;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun clocks->hws[idx] = &tcu_clk->hw;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun return 0;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun static const struct ingenic_soc_info jz4740_soc_info = {
298*4882a593Smuzhiyun .num_channels = 8,
299*4882a593Smuzhiyun .has_ost = false,
300*4882a593Smuzhiyun .has_tcu_clk = true,
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun static const struct ingenic_soc_info jz4725b_soc_info = {
304*4882a593Smuzhiyun .num_channels = 6,
305*4882a593Smuzhiyun .has_ost = true,
306*4882a593Smuzhiyun .has_tcu_clk = true,
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun static const struct ingenic_soc_info jz4770_soc_info = {
310*4882a593Smuzhiyun .num_channels = 8,
311*4882a593Smuzhiyun .has_ost = true,
312*4882a593Smuzhiyun .has_tcu_clk = false,
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun static const struct ingenic_soc_info x1000_soc_info = {
316*4882a593Smuzhiyun .num_channels = 8,
317*4882a593Smuzhiyun .has_ost = false, /* X1000 has OST, but it not belong TCU */
318*4882a593Smuzhiyun .has_tcu_clk = false,
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun static const struct of_device_id __maybe_unused ingenic_tcu_of_match[] __initconst = {
322*4882a593Smuzhiyun { .compatible = "ingenic,jz4740-tcu", .data = &jz4740_soc_info, },
323*4882a593Smuzhiyun { .compatible = "ingenic,jz4725b-tcu", .data = &jz4725b_soc_info, },
324*4882a593Smuzhiyun { .compatible = "ingenic,jz4770-tcu", .data = &jz4770_soc_info, },
325*4882a593Smuzhiyun { .compatible = "ingenic,x1000-tcu", .data = &x1000_soc_info, },
326*4882a593Smuzhiyun { /* sentinel */ }
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun
ingenic_tcu_probe(struct device_node * np)329*4882a593Smuzhiyun static int __init ingenic_tcu_probe(struct device_node *np)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun const struct of_device_id *id = of_match_node(ingenic_tcu_of_match, np);
332*4882a593Smuzhiyun struct ingenic_tcu *tcu;
333*4882a593Smuzhiyun struct regmap *map;
334*4882a593Smuzhiyun unsigned int i;
335*4882a593Smuzhiyun int ret;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun map = device_node_to_regmap(np);
338*4882a593Smuzhiyun if (IS_ERR(map))
339*4882a593Smuzhiyun return PTR_ERR(map);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun tcu = kzalloc(sizeof(*tcu), GFP_KERNEL);
342*4882a593Smuzhiyun if (!tcu)
343*4882a593Smuzhiyun return -ENOMEM;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun tcu->map = map;
346*4882a593Smuzhiyun tcu->soc_info = id->data;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun if (tcu->soc_info->has_tcu_clk) {
349*4882a593Smuzhiyun tcu->clk = of_clk_get_by_name(np, "tcu");
350*4882a593Smuzhiyun if (IS_ERR(tcu->clk)) {
351*4882a593Smuzhiyun ret = PTR_ERR(tcu->clk);
352*4882a593Smuzhiyun pr_crit("Cannot get TCU clock\n");
353*4882a593Smuzhiyun goto err_free_tcu;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun ret = clk_prepare_enable(tcu->clk);
357*4882a593Smuzhiyun if (ret) {
358*4882a593Smuzhiyun pr_crit("Unable to enable TCU clock\n");
359*4882a593Smuzhiyun goto err_put_clk;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun tcu->clocks = kzalloc(struct_size(tcu->clocks, hws, TCU_CLK_COUNT),
364*4882a593Smuzhiyun GFP_KERNEL);
365*4882a593Smuzhiyun if (!tcu->clocks) {
366*4882a593Smuzhiyun ret = -ENOMEM;
367*4882a593Smuzhiyun goto err_clk_disable;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun tcu->clocks->num = TCU_CLK_COUNT;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun for (i = 0; i < tcu->soc_info->num_channels; i++) {
373*4882a593Smuzhiyun ret = ingenic_tcu_register_clock(tcu, i, TCU_PARENT_EXT,
374*4882a593Smuzhiyun &ingenic_tcu_clk_info[i],
375*4882a593Smuzhiyun tcu->clocks);
376*4882a593Smuzhiyun if (ret) {
377*4882a593Smuzhiyun pr_crit("cannot register clock %d\n", i);
378*4882a593Smuzhiyun goto err_unregister_timer_clocks;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /*
383*4882a593Smuzhiyun * We set EXT as the default parent clock for all the TCU clocks
384*4882a593Smuzhiyun * except for the watchdog one, where we set the RTC clock as the
385*4882a593Smuzhiyun * parent. Since the EXT and PCLK are much faster than the RTC clock,
386*4882a593Smuzhiyun * the watchdog would kick after a maximum time of 5s, and we might
387*4882a593Smuzhiyun * want a slower kicking time.
388*4882a593Smuzhiyun */
389*4882a593Smuzhiyun ret = ingenic_tcu_register_clock(tcu, TCU_CLK_WDT, TCU_PARENT_RTC,
390*4882a593Smuzhiyun &ingenic_tcu_watchdog_clk_info,
391*4882a593Smuzhiyun tcu->clocks);
392*4882a593Smuzhiyun if (ret) {
393*4882a593Smuzhiyun pr_crit("cannot register watchdog clock\n");
394*4882a593Smuzhiyun goto err_unregister_timer_clocks;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun if (tcu->soc_info->has_ost) {
398*4882a593Smuzhiyun ret = ingenic_tcu_register_clock(tcu, TCU_CLK_OST,
399*4882a593Smuzhiyun TCU_PARENT_EXT,
400*4882a593Smuzhiyun &ingenic_tcu_ost_clk_info,
401*4882a593Smuzhiyun tcu->clocks);
402*4882a593Smuzhiyun if (ret) {
403*4882a593Smuzhiyun pr_crit("cannot register ost clock\n");
404*4882a593Smuzhiyun goto err_unregister_watchdog_clock;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun ret = of_clk_add_hw_provider(np, of_clk_hw_onecell_get, tcu->clocks);
409*4882a593Smuzhiyun if (ret) {
410*4882a593Smuzhiyun pr_crit("cannot add OF clock provider\n");
411*4882a593Smuzhiyun goto err_unregister_ost_clock;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun ingenic_tcu = tcu;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun return 0;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun err_unregister_ost_clock:
419*4882a593Smuzhiyun if (tcu->soc_info->has_ost)
420*4882a593Smuzhiyun clk_hw_unregister(tcu->clocks->hws[i + 1]);
421*4882a593Smuzhiyun err_unregister_watchdog_clock:
422*4882a593Smuzhiyun clk_hw_unregister(tcu->clocks->hws[i]);
423*4882a593Smuzhiyun err_unregister_timer_clocks:
424*4882a593Smuzhiyun for (i = 0; i < tcu->clocks->num; i++)
425*4882a593Smuzhiyun if (tcu->clocks->hws[i])
426*4882a593Smuzhiyun clk_hw_unregister(tcu->clocks->hws[i]);
427*4882a593Smuzhiyun kfree(tcu->clocks);
428*4882a593Smuzhiyun err_clk_disable:
429*4882a593Smuzhiyun if (tcu->soc_info->has_tcu_clk)
430*4882a593Smuzhiyun clk_disable_unprepare(tcu->clk);
431*4882a593Smuzhiyun err_put_clk:
432*4882a593Smuzhiyun if (tcu->soc_info->has_tcu_clk)
433*4882a593Smuzhiyun clk_put(tcu->clk);
434*4882a593Smuzhiyun err_free_tcu:
435*4882a593Smuzhiyun kfree(tcu);
436*4882a593Smuzhiyun return ret;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
tcu_pm_suspend(void)439*4882a593Smuzhiyun static int __maybe_unused tcu_pm_suspend(void)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun struct ingenic_tcu *tcu = ingenic_tcu;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun if (tcu->clk)
444*4882a593Smuzhiyun clk_disable(tcu->clk);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun return 0;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
tcu_pm_resume(void)449*4882a593Smuzhiyun static void __maybe_unused tcu_pm_resume(void)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun struct ingenic_tcu *tcu = ingenic_tcu;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun if (tcu->clk)
454*4882a593Smuzhiyun clk_enable(tcu->clk);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun static struct syscore_ops __maybe_unused tcu_pm_ops = {
458*4882a593Smuzhiyun .suspend = tcu_pm_suspend,
459*4882a593Smuzhiyun .resume = tcu_pm_resume,
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun
ingenic_tcu_init(struct device_node * np)462*4882a593Smuzhiyun static void __init ingenic_tcu_init(struct device_node *np)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun int ret = ingenic_tcu_probe(np);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (ret)
467*4882a593Smuzhiyun pr_crit("Failed to initialize TCU clocks: %d\n", ret);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_PM_SLEEP))
470*4882a593Smuzhiyun register_syscore_ops(&tcu_pm_ops);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(jz4740_cgu, "ingenic,jz4740-tcu", ingenic_tcu_init);
474*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(jz4725b_cgu, "ingenic,jz4725b-tcu", ingenic_tcu_init);
475*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(jz4770_cgu, "ingenic,jz4770-tcu", ingenic_tcu_init);
476*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(x1000_cgu, "ingenic,x1000-tcu", ingenic_tcu_init);
477