1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * JZ4770 SoC CGU driver
4*4882a593Smuzhiyun * Copyright 2018, Paul Cercueil <paul@crapouillou.net>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <dt-bindings/clock/jz4770-cgu.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "cgu.h"
16*4882a593Smuzhiyun #include "pm.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun * CPM registers offset address definition
20*4882a593Smuzhiyun */
21*4882a593Smuzhiyun #define CGU_REG_CPCCR 0x00
22*4882a593Smuzhiyun #define CGU_REG_LCR 0x04
23*4882a593Smuzhiyun #define CGU_REG_CPPCR0 0x10
24*4882a593Smuzhiyun #define CGU_REG_CLKGR0 0x20
25*4882a593Smuzhiyun #define CGU_REG_OPCR 0x24
26*4882a593Smuzhiyun #define CGU_REG_CLKGR1 0x28
27*4882a593Smuzhiyun #define CGU_REG_CPPCR1 0x30
28*4882a593Smuzhiyun #define CGU_REG_USBPCR1 0x48
29*4882a593Smuzhiyun #define CGU_REG_USBCDR 0x50
30*4882a593Smuzhiyun #define CGU_REG_I2SCDR 0x60
31*4882a593Smuzhiyun #define CGU_REG_LPCDR 0x64
32*4882a593Smuzhiyun #define CGU_REG_MSC0CDR 0x68
33*4882a593Smuzhiyun #define CGU_REG_UHCCDR 0x6c
34*4882a593Smuzhiyun #define CGU_REG_SSICDR 0x74
35*4882a593Smuzhiyun #define CGU_REG_CIMCDR 0x7c
36*4882a593Smuzhiyun #define CGU_REG_GPSCDR 0x80
37*4882a593Smuzhiyun #define CGU_REG_PCMCDR 0x84
38*4882a593Smuzhiyun #define CGU_REG_GPUCDR 0x88
39*4882a593Smuzhiyun #define CGU_REG_MSC1CDR 0xA4
40*4882a593Smuzhiyun #define CGU_REG_MSC2CDR 0xA8
41*4882a593Smuzhiyun #define CGU_REG_BCHCDR 0xAC
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* bits within the OPCR register */
44*4882a593Smuzhiyun #define OPCR_SPENDH BIT(5) /* UHC PHY suspend */
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* bits within the USBPCR1 register */
47*4882a593Smuzhiyun #define USBPCR1_UHC_POWER BIT(5) /* UHC PHY power down */
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static struct ingenic_cgu *cgu;
50*4882a593Smuzhiyun
jz4770_uhc_phy_enable(struct clk_hw * hw)51*4882a593Smuzhiyun static int jz4770_uhc_phy_enable(struct clk_hw *hw)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun void __iomem *reg_opcr = cgu->base + CGU_REG_OPCR;
54*4882a593Smuzhiyun void __iomem *reg_usbpcr1 = cgu->base + CGU_REG_USBPCR1;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun writel(readl(reg_opcr) & ~OPCR_SPENDH, reg_opcr);
57*4882a593Smuzhiyun writel(readl(reg_usbpcr1) | USBPCR1_UHC_POWER, reg_usbpcr1);
58*4882a593Smuzhiyun return 0;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
jz4770_uhc_phy_disable(struct clk_hw * hw)61*4882a593Smuzhiyun static void jz4770_uhc_phy_disable(struct clk_hw *hw)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun void __iomem *reg_opcr = cgu->base + CGU_REG_OPCR;
64*4882a593Smuzhiyun void __iomem *reg_usbpcr1 = cgu->base + CGU_REG_USBPCR1;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun writel(readl(reg_usbpcr1) & ~USBPCR1_UHC_POWER, reg_usbpcr1);
67*4882a593Smuzhiyun writel(readl(reg_opcr) | OPCR_SPENDH, reg_opcr);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
jz4770_uhc_phy_is_enabled(struct clk_hw * hw)70*4882a593Smuzhiyun static int jz4770_uhc_phy_is_enabled(struct clk_hw *hw)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun void __iomem *reg_opcr = cgu->base + CGU_REG_OPCR;
73*4882a593Smuzhiyun void __iomem *reg_usbpcr1 = cgu->base + CGU_REG_USBPCR1;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun return !(readl(reg_opcr) & OPCR_SPENDH) &&
76*4882a593Smuzhiyun (readl(reg_usbpcr1) & USBPCR1_UHC_POWER);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun static const struct clk_ops jz4770_uhc_phy_ops = {
80*4882a593Smuzhiyun .enable = jz4770_uhc_phy_enable,
81*4882a593Smuzhiyun .disable = jz4770_uhc_phy_disable,
82*4882a593Smuzhiyun .is_enabled = jz4770_uhc_phy_is_enabled,
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static const s8 pll_od_encoding[8] = {
86*4882a593Smuzhiyun 0x0, 0x1, -1, 0x2, -1, -1, -1, 0x3,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static const u8 jz4770_cgu_cpccr_div_table[] = {
90*4882a593Smuzhiyun 1, 2, 3, 4, 6, 8, 12,
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun static const struct ingenic_cgu_clk_info jz4770_cgu_clocks[] = {
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* External clocks */
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun [JZ4770_CLK_EXT] = { "ext", CGU_CLK_EXT },
98*4882a593Smuzhiyun [JZ4770_CLK_OSC32K] = { "osc32k", CGU_CLK_EXT },
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* PLLs */
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun [JZ4770_CLK_PLL0] = {
103*4882a593Smuzhiyun "pll0", CGU_CLK_PLL,
104*4882a593Smuzhiyun .parents = { JZ4770_CLK_EXT },
105*4882a593Smuzhiyun .pll = {
106*4882a593Smuzhiyun .reg = CGU_REG_CPPCR0,
107*4882a593Smuzhiyun .rate_multiplier = 1,
108*4882a593Smuzhiyun .m_shift = 24,
109*4882a593Smuzhiyun .m_bits = 7,
110*4882a593Smuzhiyun .m_offset = 1,
111*4882a593Smuzhiyun .n_shift = 18,
112*4882a593Smuzhiyun .n_bits = 5,
113*4882a593Smuzhiyun .n_offset = 1,
114*4882a593Smuzhiyun .od_shift = 16,
115*4882a593Smuzhiyun .od_bits = 2,
116*4882a593Smuzhiyun .od_max = 8,
117*4882a593Smuzhiyun .od_encoding = pll_od_encoding,
118*4882a593Smuzhiyun .bypass_reg = CGU_REG_CPPCR0,
119*4882a593Smuzhiyun .bypass_bit = 9,
120*4882a593Smuzhiyun .enable_bit = 8,
121*4882a593Smuzhiyun .stable_bit = 10,
122*4882a593Smuzhiyun },
123*4882a593Smuzhiyun },
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun [JZ4770_CLK_PLL1] = {
126*4882a593Smuzhiyun /* TODO: PLL1 can depend on PLL0 */
127*4882a593Smuzhiyun "pll1", CGU_CLK_PLL,
128*4882a593Smuzhiyun .parents = { JZ4770_CLK_EXT },
129*4882a593Smuzhiyun .pll = {
130*4882a593Smuzhiyun .reg = CGU_REG_CPPCR1,
131*4882a593Smuzhiyun .rate_multiplier = 1,
132*4882a593Smuzhiyun .m_shift = 24,
133*4882a593Smuzhiyun .m_bits = 7,
134*4882a593Smuzhiyun .m_offset = 1,
135*4882a593Smuzhiyun .n_shift = 18,
136*4882a593Smuzhiyun .n_bits = 5,
137*4882a593Smuzhiyun .n_offset = 1,
138*4882a593Smuzhiyun .od_shift = 16,
139*4882a593Smuzhiyun .od_bits = 2,
140*4882a593Smuzhiyun .od_max = 8,
141*4882a593Smuzhiyun .od_encoding = pll_od_encoding,
142*4882a593Smuzhiyun .bypass_reg = CGU_REG_CPPCR1,
143*4882a593Smuzhiyun .no_bypass_bit = true,
144*4882a593Smuzhiyun .enable_bit = 7,
145*4882a593Smuzhiyun .stable_bit = 6,
146*4882a593Smuzhiyun },
147*4882a593Smuzhiyun },
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* Main clocks */
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun [JZ4770_CLK_CCLK] = {
152*4882a593Smuzhiyun "cclk", CGU_CLK_DIV,
153*4882a593Smuzhiyun .parents = { JZ4770_CLK_PLL0, },
154*4882a593Smuzhiyun .div = {
155*4882a593Smuzhiyun CGU_REG_CPCCR, 0, 1, 4, 22, -1, -1,
156*4882a593Smuzhiyun jz4770_cgu_cpccr_div_table,
157*4882a593Smuzhiyun },
158*4882a593Smuzhiyun },
159*4882a593Smuzhiyun [JZ4770_CLK_H0CLK] = {
160*4882a593Smuzhiyun "h0clk", CGU_CLK_DIV,
161*4882a593Smuzhiyun .parents = { JZ4770_CLK_PLL0, },
162*4882a593Smuzhiyun .div = {
163*4882a593Smuzhiyun CGU_REG_CPCCR, 4, 1, 4, 22, -1, -1,
164*4882a593Smuzhiyun jz4770_cgu_cpccr_div_table,
165*4882a593Smuzhiyun },
166*4882a593Smuzhiyun },
167*4882a593Smuzhiyun [JZ4770_CLK_H1CLK] = {
168*4882a593Smuzhiyun "h1clk", CGU_CLK_DIV | CGU_CLK_GATE,
169*4882a593Smuzhiyun .parents = { JZ4770_CLK_PLL0, },
170*4882a593Smuzhiyun .div = {
171*4882a593Smuzhiyun CGU_REG_CPCCR, 24, 1, 4, 22, -1, -1,
172*4882a593Smuzhiyun jz4770_cgu_cpccr_div_table,
173*4882a593Smuzhiyun },
174*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR1, 7 },
175*4882a593Smuzhiyun },
176*4882a593Smuzhiyun [JZ4770_CLK_H2CLK] = {
177*4882a593Smuzhiyun "h2clk", CGU_CLK_DIV,
178*4882a593Smuzhiyun .parents = { JZ4770_CLK_PLL0, },
179*4882a593Smuzhiyun .div = {
180*4882a593Smuzhiyun CGU_REG_CPCCR, 16, 1, 4, 22, -1, -1,
181*4882a593Smuzhiyun jz4770_cgu_cpccr_div_table,
182*4882a593Smuzhiyun },
183*4882a593Smuzhiyun },
184*4882a593Smuzhiyun [JZ4770_CLK_C1CLK] = {
185*4882a593Smuzhiyun "c1clk", CGU_CLK_DIV | CGU_CLK_GATE,
186*4882a593Smuzhiyun .parents = { JZ4770_CLK_PLL0, },
187*4882a593Smuzhiyun .div = {
188*4882a593Smuzhiyun CGU_REG_CPCCR, 12, 1, 4, 22, -1, -1,
189*4882a593Smuzhiyun jz4770_cgu_cpccr_div_table,
190*4882a593Smuzhiyun },
191*4882a593Smuzhiyun .gate = { CGU_REG_OPCR, 31, true }, // disable CCLK stop on idle
192*4882a593Smuzhiyun },
193*4882a593Smuzhiyun [JZ4770_CLK_PCLK] = {
194*4882a593Smuzhiyun "pclk", CGU_CLK_DIV,
195*4882a593Smuzhiyun .parents = { JZ4770_CLK_PLL0, },
196*4882a593Smuzhiyun .div = {
197*4882a593Smuzhiyun CGU_REG_CPCCR, 8, 1, 4, 22, -1, -1,
198*4882a593Smuzhiyun jz4770_cgu_cpccr_div_table,
199*4882a593Smuzhiyun },
200*4882a593Smuzhiyun },
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* Those divided clocks can connect to PLL0 or PLL1 */
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun [JZ4770_CLK_MMC0_MUX] = {
205*4882a593Smuzhiyun "mmc0_mux", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
206*4882a593Smuzhiyun .parents = { JZ4770_CLK_PLL0, JZ4770_CLK_PLL1, },
207*4882a593Smuzhiyun .mux = { CGU_REG_MSC0CDR, 30, 1 },
208*4882a593Smuzhiyun .div = { CGU_REG_MSC0CDR, 0, 1, 7, -1, -1, 31 },
209*4882a593Smuzhiyun .gate = { CGU_REG_MSC0CDR, 31 },
210*4882a593Smuzhiyun },
211*4882a593Smuzhiyun [JZ4770_CLK_MMC1_MUX] = {
212*4882a593Smuzhiyun "mmc1_mux", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
213*4882a593Smuzhiyun .parents = { JZ4770_CLK_PLL0, JZ4770_CLK_PLL1, },
214*4882a593Smuzhiyun .mux = { CGU_REG_MSC1CDR, 30, 1 },
215*4882a593Smuzhiyun .div = { CGU_REG_MSC1CDR, 0, 1, 7, -1, -1, 31 },
216*4882a593Smuzhiyun .gate = { CGU_REG_MSC1CDR, 31 },
217*4882a593Smuzhiyun },
218*4882a593Smuzhiyun [JZ4770_CLK_MMC2_MUX] = {
219*4882a593Smuzhiyun "mmc2_mux", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
220*4882a593Smuzhiyun .parents = { JZ4770_CLK_PLL0, JZ4770_CLK_PLL1, },
221*4882a593Smuzhiyun .mux = { CGU_REG_MSC2CDR, 30, 1 },
222*4882a593Smuzhiyun .div = { CGU_REG_MSC2CDR, 0, 1, 7, -1, -1, 31 },
223*4882a593Smuzhiyun .gate = { CGU_REG_MSC2CDR, 31 },
224*4882a593Smuzhiyun },
225*4882a593Smuzhiyun [JZ4770_CLK_CIM] = {
226*4882a593Smuzhiyun "cim", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
227*4882a593Smuzhiyun .parents = { JZ4770_CLK_PLL0, JZ4770_CLK_PLL1, },
228*4882a593Smuzhiyun .mux = { CGU_REG_CIMCDR, 31, 1 },
229*4882a593Smuzhiyun .div = { CGU_REG_CIMCDR, 0, 1, 8, -1, -1, -1 },
230*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 26 },
231*4882a593Smuzhiyun },
232*4882a593Smuzhiyun [JZ4770_CLK_UHC] = {
233*4882a593Smuzhiyun "uhc", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
234*4882a593Smuzhiyun .parents = { JZ4770_CLK_PLL0, JZ4770_CLK_PLL1, },
235*4882a593Smuzhiyun .mux = { CGU_REG_UHCCDR, 29, 1 },
236*4882a593Smuzhiyun .div = { CGU_REG_UHCCDR, 0, 1, 4, -1, -1, -1 },
237*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 24 },
238*4882a593Smuzhiyun },
239*4882a593Smuzhiyun [JZ4770_CLK_GPU] = {
240*4882a593Smuzhiyun "gpu", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
241*4882a593Smuzhiyun .parents = { JZ4770_CLK_PLL0, JZ4770_CLK_PLL1, -1 },
242*4882a593Smuzhiyun .mux = { CGU_REG_GPUCDR, 31, 1 },
243*4882a593Smuzhiyun .div = { CGU_REG_GPUCDR, 0, 1, 3, -1, -1, -1 },
244*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR1, 9 },
245*4882a593Smuzhiyun },
246*4882a593Smuzhiyun [JZ4770_CLK_BCH] = {
247*4882a593Smuzhiyun "bch", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
248*4882a593Smuzhiyun .parents = { JZ4770_CLK_PLL0, JZ4770_CLK_PLL1, },
249*4882a593Smuzhiyun .mux = { CGU_REG_BCHCDR, 31, 1 },
250*4882a593Smuzhiyun .div = { CGU_REG_BCHCDR, 0, 1, 3, -1, -1, -1 },
251*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 1 },
252*4882a593Smuzhiyun },
253*4882a593Smuzhiyun [JZ4770_CLK_LPCLK_MUX] = {
254*4882a593Smuzhiyun "lpclk", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
255*4882a593Smuzhiyun .parents = { JZ4770_CLK_PLL0, JZ4770_CLK_PLL1, },
256*4882a593Smuzhiyun .mux = { CGU_REG_LPCDR, 29, 1 },
257*4882a593Smuzhiyun .div = { CGU_REG_LPCDR, 0, 1, 11, -1, -1, -1 },
258*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 28 },
259*4882a593Smuzhiyun },
260*4882a593Smuzhiyun [JZ4770_CLK_GPS] = {
261*4882a593Smuzhiyun "gps", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
262*4882a593Smuzhiyun .parents = { JZ4770_CLK_PLL0, JZ4770_CLK_PLL1, },
263*4882a593Smuzhiyun .mux = { CGU_REG_GPSCDR, 31, 1 },
264*4882a593Smuzhiyun .div = { CGU_REG_GPSCDR, 0, 1, 4, -1, -1, -1 },
265*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 22 },
266*4882a593Smuzhiyun },
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /* Those divided clocks can connect to EXT, PLL0 or PLL1 */
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun [JZ4770_CLK_SSI_MUX] = {
271*4882a593Smuzhiyun "ssi_mux", CGU_CLK_DIV | CGU_CLK_MUX,
272*4882a593Smuzhiyun .parents = { JZ4770_CLK_EXT, -1,
273*4882a593Smuzhiyun JZ4770_CLK_PLL0, JZ4770_CLK_PLL1 },
274*4882a593Smuzhiyun .mux = { CGU_REG_SSICDR, 30, 2 },
275*4882a593Smuzhiyun .div = { CGU_REG_SSICDR, 0, 1, 6, -1, -1, -1 },
276*4882a593Smuzhiyun },
277*4882a593Smuzhiyun [JZ4770_CLK_PCM_MUX] = {
278*4882a593Smuzhiyun "pcm_mux", CGU_CLK_DIV | CGU_CLK_MUX,
279*4882a593Smuzhiyun .parents = { JZ4770_CLK_EXT, -1,
280*4882a593Smuzhiyun JZ4770_CLK_PLL0, JZ4770_CLK_PLL1 },
281*4882a593Smuzhiyun .mux = { CGU_REG_PCMCDR, 30, 2 },
282*4882a593Smuzhiyun .div = { CGU_REG_PCMCDR, 0, 1, 9, -1, -1, -1 },
283*4882a593Smuzhiyun },
284*4882a593Smuzhiyun [JZ4770_CLK_I2S] = {
285*4882a593Smuzhiyun "i2s", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
286*4882a593Smuzhiyun .parents = { JZ4770_CLK_EXT, -1,
287*4882a593Smuzhiyun JZ4770_CLK_PLL0, JZ4770_CLK_PLL1 },
288*4882a593Smuzhiyun .mux = { CGU_REG_I2SCDR, 30, 2 },
289*4882a593Smuzhiyun .div = { CGU_REG_I2SCDR, 0, 1, 9, -1, -1, -1 },
290*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR1, 13 },
291*4882a593Smuzhiyun },
292*4882a593Smuzhiyun [JZ4770_CLK_OTG] = {
293*4882a593Smuzhiyun "usb", CGU_CLK_DIV | CGU_CLK_GATE | CGU_CLK_MUX,
294*4882a593Smuzhiyun .parents = { JZ4770_CLK_EXT, -1,
295*4882a593Smuzhiyun JZ4770_CLK_PLL0, JZ4770_CLK_PLL1 },
296*4882a593Smuzhiyun .mux = { CGU_REG_USBCDR, 30, 2 },
297*4882a593Smuzhiyun .div = { CGU_REG_USBCDR, 0, 1, 8, -1, -1, -1 },
298*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 2 },
299*4882a593Smuzhiyun },
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* Gate-only clocks */
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun [JZ4770_CLK_SSI0] = {
304*4882a593Smuzhiyun "ssi0", CGU_CLK_GATE,
305*4882a593Smuzhiyun .parents = { JZ4770_CLK_SSI_MUX, },
306*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 4 },
307*4882a593Smuzhiyun },
308*4882a593Smuzhiyun [JZ4770_CLK_SSI1] = {
309*4882a593Smuzhiyun "ssi1", CGU_CLK_GATE,
310*4882a593Smuzhiyun .parents = { JZ4770_CLK_SSI_MUX, },
311*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 19 },
312*4882a593Smuzhiyun },
313*4882a593Smuzhiyun [JZ4770_CLK_SSI2] = {
314*4882a593Smuzhiyun "ssi2", CGU_CLK_GATE,
315*4882a593Smuzhiyun .parents = { JZ4770_CLK_SSI_MUX, },
316*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 20 },
317*4882a593Smuzhiyun },
318*4882a593Smuzhiyun [JZ4770_CLK_PCM0] = {
319*4882a593Smuzhiyun "pcm0", CGU_CLK_GATE,
320*4882a593Smuzhiyun .parents = { JZ4770_CLK_PCM_MUX, },
321*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR1, 8 },
322*4882a593Smuzhiyun },
323*4882a593Smuzhiyun [JZ4770_CLK_PCM1] = {
324*4882a593Smuzhiyun "pcm1", CGU_CLK_GATE,
325*4882a593Smuzhiyun .parents = { JZ4770_CLK_PCM_MUX, },
326*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR1, 10 },
327*4882a593Smuzhiyun },
328*4882a593Smuzhiyun [JZ4770_CLK_DMA] = {
329*4882a593Smuzhiyun "dma", CGU_CLK_GATE,
330*4882a593Smuzhiyun .parents = { JZ4770_CLK_H2CLK, },
331*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 21 },
332*4882a593Smuzhiyun },
333*4882a593Smuzhiyun [JZ4770_CLK_I2C0] = {
334*4882a593Smuzhiyun "i2c0", CGU_CLK_GATE,
335*4882a593Smuzhiyun .parents = { JZ4770_CLK_EXT, },
336*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 5 },
337*4882a593Smuzhiyun },
338*4882a593Smuzhiyun [JZ4770_CLK_I2C1] = {
339*4882a593Smuzhiyun "i2c1", CGU_CLK_GATE,
340*4882a593Smuzhiyun .parents = { JZ4770_CLK_EXT, },
341*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 6 },
342*4882a593Smuzhiyun },
343*4882a593Smuzhiyun [JZ4770_CLK_I2C2] = {
344*4882a593Smuzhiyun "i2c2", CGU_CLK_GATE,
345*4882a593Smuzhiyun .parents = { JZ4770_CLK_EXT, },
346*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR1, 15 },
347*4882a593Smuzhiyun },
348*4882a593Smuzhiyun [JZ4770_CLK_UART0] = {
349*4882a593Smuzhiyun "uart0", CGU_CLK_GATE,
350*4882a593Smuzhiyun .parents = { JZ4770_CLK_EXT, },
351*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 15 },
352*4882a593Smuzhiyun },
353*4882a593Smuzhiyun [JZ4770_CLK_UART1] = {
354*4882a593Smuzhiyun "uart1", CGU_CLK_GATE,
355*4882a593Smuzhiyun .parents = { JZ4770_CLK_EXT, },
356*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 16 },
357*4882a593Smuzhiyun },
358*4882a593Smuzhiyun [JZ4770_CLK_UART2] = {
359*4882a593Smuzhiyun "uart2", CGU_CLK_GATE,
360*4882a593Smuzhiyun .parents = { JZ4770_CLK_EXT, },
361*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 17 },
362*4882a593Smuzhiyun },
363*4882a593Smuzhiyun [JZ4770_CLK_UART3] = {
364*4882a593Smuzhiyun "uart3", CGU_CLK_GATE,
365*4882a593Smuzhiyun .parents = { JZ4770_CLK_EXT, },
366*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 18 },
367*4882a593Smuzhiyun },
368*4882a593Smuzhiyun [JZ4770_CLK_IPU] = {
369*4882a593Smuzhiyun "ipu", CGU_CLK_GATE,
370*4882a593Smuzhiyun .parents = { JZ4770_CLK_H0CLK, },
371*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 29 },
372*4882a593Smuzhiyun },
373*4882a593Smuzhiyun [JZ4770_CLK_ADC] = {
374*4882a593Smuzhiyun "adc", CGU_CLK_GATE,
375*4882a593Smuzhiyun .parents = { JZ4770_CLK_EXT, },
376*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 14 },
377*4882a593Smuzhiyun },
378*4882a593Smuzhiyun [JZ4770_CLK_AIC] = {
379*4882a593Smuzhiyun "aic", CGU_CLK_GATE,
380*4882a593Smuzhiyun .parents = { JZ4770_CLK_EXT, },
381*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 8 },
382*4882a593Smuzhiyun },
383*4882a593Smuzhiyun [JZ4770_CLK_AUX] = {
384*4882a593Smuzhiyun "aux", CGU_CLK_GATE,
385*4882a593Smuzhiyun .parents = { JZ4770_CLK_C1CLK, },
386*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR1, 14 },
387*4882a593Smuzhiyun },
388*4882a593Smuzhiyun [JZ4770_CLK_VPU] = {
389*4882a593Smuzhiyun "vpu", CGU_CLK_GATE,
390*4882a593Smuzhiyun .parents = { JZ4770_CLK_H1CLK, },
391*4882a593Smuzhiyun .gate = { CGU_REG_LCR, 30, false, 150 },
392*4882a593Smuzhiyun },
393*4882a593Smuzhiyun [JZ4770_CLK_MMC0] = {
394*4882a593Smuzhiyun "mmc0", CGU_CLK_GATE,
395*4882a593Smuzhiyun .parents = { JZ4770_CLK_MMC0_MUX, },
396*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 3 },
397*4882a593Smuzhiyun },
398*4882a593Smuzhiyun [JZ4770_CLK_MMC1] = {
399*4882a593Smuzhiyun "mmc1", CGU_CLK_GATE,
400*4882a593Smuzhiyun .parents = { JZ4770_CLK_MMC1_MUX, },
401*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 11 },
402*4882a593Smuzhiyun },
403*4882a593Smuzhiyun [JZ4770_CLK_MMC2] = {
404*4882a593Smuzhiyun "mmc2", CGU_CLK_GATE,
405*4882a593Smuzhiyun .parents = { JZ4770_CLK_MMC2_MUX, },
406*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR0, 12 },
407*4882a593Smuzhiyun },
408*4882a593Smuzhiyun [JZ4770_CLK_OTG_PHY] = {
409*4882a593Smuzhiyun "usb_phy", CGU_CLK_GATE,
410*4882a593Smuzhiyun .parents = { JZ4770_CLK_OTG },
411*4882a593Smuzhiyun .gate = { CGU_REG_OPCR, 7, true, 50 },
412*4882a593Smuzhiyun },
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /* Custom clocks */
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun [JZ4770_CLK_UHC_PHY] = {
417*4882a593Smuzhiyun "uhc_phy", CGU_CLK_CUSTOM,
418*4882a593Smuzhiyun .parents = { JZ4770_CLK_UHC, -1, -1, -1 },
419*4882a593Smuzhiyun .custom = { &jz4770_uhc_phy_ops },
420*4882a593Smuzhiyun },
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun [JZ4770_CLK_EXT512] = {
423*4882a593Smuzhiyun "ext/512", CGU_CLK_FIXDIV,
424*4882a593Smuzhiyun .parents = { JZ4770_CLK_EXT },
425*4882a593Smuzhiyun .fixdiv = { 512 },
426*4882a593Smuzhiyun },
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun [JZ4770_CLK_RTC] = {
429*4882a593Smuzhiyun "rtc", CGU_CLK_MUX,
430*4882a593Smuzhiyun .parents = { JZ4770_CLK_EXT512, JZ4770_CLK_OSC32K, },
431*4882a593Smuzhiyun .mux = { CGU_REG_OPCR, 2, 1},
432*4882a593Smuzhiyun },
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun
jz4770_cgu_init(struct device_node * np)435*4882a593Smuzhiyun static void __init jz4770_cgu_init(struct device_node *np)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun int retval;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun cgu = ingenic_cgu_new(jz4770_cgu_clocks,
440*4882a593Smuzhiyun ARRAY_SIZE(jz4770_cgu_clocks), np);
441*4882a593Smuzhiyun if (!cgu) {
442*4882a593Smuzhiyun pr_err("%s: failed to initialise CGU\n", __func__);
443*4882a593Smuzhiyun return;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun retval = ingenic_cgu_register_clocks(cgu);
447*4882a593Smuzhiyun if (retval)
448*4882a593Smuzhiyun pr_err("%s: failed to register CGU Clocks\n", __func__);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun ingenic_cgu_register_syscore_ops(cgu);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /* We only probe via devicetree, no need for a platform driver */
454*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(jz4770_cgu, "ingenic,jz4770-cgu", jz4770_cgu_init);
455