xref: /OK3568_Linux_fs/kernel/drivers/clk/ingenic/jz4740-cgu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Ingenic JZ4740 SoC CGU driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2015 Imagination Technologies
6*4882a593Smuzhiyun  * Author: Paul Burton <paul.burton@mips.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <dt-bindings/clock/jz4740-cgu.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "cgu.h"
17*4882a593Smuzhiyun #include "pm.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* CGU register offsets */
20*4882a593Smuzhiyun #define CGU_REG_CPCCR		0x00
21*4882a593Smuzhiyun #define CGU_REG_LCR		0x04
22*4882a593Smuzhiyun #define CGU_REG_CPPCR		0x10
23*4882a593Smuzhiyun #define CGU_REG_CLKGR		0x20
24*4882a593Smuzhiyun #define CGU_REG_SCR		0x24
25*4882a593Smuzhiyun #define CGU_REG_I2SCDR		0x60
26*4882a593Smuzhiyun #define CGU_REG_LPCDR		0x64
27*4882a593Smuzhiyun #define CGU_REG_MSCCDR		0x68
28*4882a593Smuzhiyun #define CGU_REG_UHCCDR		0x6c
29*4882a593Smuzhiyun #define CGU_REG_SSICDR		0x74
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* bits within a PLL control register */
32*4882a593Smuzhiyun #define PLLCTL_M_SHIFT		23
33*4882a593Smuzhiyun #define PLLCTL_M_MASK		(0x1ff << PLLCTL_M_SHIFT)
34*4882a593Smuzhiyun #define PLLCTL_N_SHIFT		18
35*4882a593Smuzhiyun #define PLLCTL_N_MASK		(0x1f << PLLCTL_N_SHIFT)
36*4882a593Smuzhiyun #define PLLCTL_OD_SHIFT		16
37*4882a593Smuzhiyun #define PLLCTL_OD_MASK		(0x3 << PLLCTL_OD_SHIFT)
38*4882a593Smuzhiyun #define PLLCTL_STABLE		(1 << 10)
39*4882a593Smuzhiyun #define PLLCTL_BYPASS		(1 << 9)
40*4882a593Smuzhiyun #define PLLCTL_ENABLE		(1 << 8)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* bits within the LCR register */
43*4882a593Smuzhiyun #define LCR_SLEEP		(1 << 0)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* bits within the CLKGR register */
46*4882a593Smuzhiyun #define CLKGR_UDC		(1 << 11)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static struct ingenic_cgu *cgu;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun static const s8 pll_od_encoding[4] = {
51*4882a593Smuzhiyun 	0x0, 0x1, -1, 0x3,
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun static const u8 jz4740_cgu_cpccr_div_table[] = {
55*4882a593Smuzhiyun 	1, 2, 3, 4, 6, 8, 12, 16, 24, 32,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun static const u8 jz4740_cgu_pll_half_div_table[] = {
59*4882a593Smuzhiyun 	2, 1,
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun static const struct ingenic_cgu_clk_info jz4740_cgu_clocks[] = {
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	/* External clocks */
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	[JZ4740_CLK_EXT] = { "ext", CGU_CLK_EXT },
67*4882a593Smuzhiyun 	[JZ4740_CLK_RTC] = { "rtc", CGU_CLK_EXT },
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	[JZ4740_CLK_PLL] = {
70*4882a593Smuzhiyun 		"pll", CGU_CLK_PLL,
71*4882a593Smuzhiyun 		.parents = { JZ4740_CLK_EXT, -1, -1, -1 },
72*4882a593Smuzhiyun 		.pll = {
73*4882a593Smuzhiyun 			.reg = CGU_REG_CPPCR,
74*4882a593Smuzhiyun 			.rate_multiplier = 1,
75*4882a593Smuzhiyun 			.m_shift = 23,
76*4882a593Smuzhiyun 			.m_bits = 9,
77*4882a593Smuzhiyun 			.m_offset = 2,
78*4882a593Smuzhiyun 			.n_shift = 18,
79*4882a593Smuzhiyun 			.n_bits = 5,
80*4882a593Smuzhiyun 			.n_offset = 2,
81*4882a593Smuzhiyun 			.od_shift = 16,
82*4882a593Smuzhiyun 			.od_bits = 2,
83*4882a593Smuzhiyun 			.od_max = 4,
84*4882a593Smuzhiyun 			.od_encoding = pll_od_encoding,
85*4882a593Smuzhiyun 			.stable_bit = 10,
86*4882a593Smuzhiyun 			.bypass_reg = CGU_REG_CPPCR,
87*4882a593Smuzhiyun 			.bypass_bit = 9,
88*4882a593Smuzhiyun 			.enable_bit = 8,
89*4882a593Smuzhiyun 		},
90*4882a593Smuzhiyun 	},
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	/* Muxes & dividers */
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	[JZ4740_CLK_PLL_HALF] = {
95*4882a593Smuzhiyun 		"pll half", CGU_CLK_DIV,
96*4882a593Smuzhiyun 		.parents = { JZ4740_CLK_PLL, -1, -1, -1 },
97*4882a593Smuzhiyun 		.div = {
98*4882a593Smuzhiyun 			CGU_REG_CPCCR, 21, 1, 1, -1, -1, -1,
99*4882a593Smuzhiyun 			jz4740_cgu_pll_half_div_table,
100*4882a593Smuzhiyun 		},
101*4882a593Smuzhiyun 	},
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	[JZ4740_CLK_CCLK] = {
104*4882a593Smuzhiyun 		"cclk", CGU_CLK_DIV,
105*4882a593Smuzhiyun 		.parents = { JZ4740_CLK_PLL, -1, -1, -1 },
106*4882a593Smuzhiyun 		.div = {
107*4882a593Smuzhiyun 			CGU_REG_CPCCR, 0, 1, 4, 22, -1, -1,
108*4882a593Smuzhiyun 			jz4740_cgu_cpccr_div_table,
109*4882a593Smuzhiyun 		},
110*4882a593Smuzhiyun 	},
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	[JZ4740_CLK_HCLK] = {
113*4882a593Smuzhiyun 		"hclk", CGU_CLK_DIV,
114*4882a593Smuzhiyun 		.parents = { JZ4740_CLK_PLL, -1, -1, -1 },
115*4882a593Smuzhiyun 		.div = {
116*4882a593Smuzhiyun 			CGU_REG_CPCCR, 4, 1, 4, 22, -1, -1,
117*4882a593Smuzhiyun 			jz4740_cgu_cpccr_div_table,
118*4882a593Smuzhiyun 		},
119*4882a593Smuzhiyun 	},
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	[JZ4740_CLK_PCLK] = {
122*4882a593Smuzhiyun 		"pclk", CGU_CLK_DIV,
123*4882a593Smuzhiyun 		.parents = { JZ4740_CLK_PLL, -1, -1, -1 },
124*4882a593Smuzhiyun 		.div = {
125*4882a593Smuzhiyun 			CGU_REG_CPCCR, 8, 1, 4, 22, -1, -1,
126*4882a593Smuzhiyun 			jz4740_cgu_cpccr_div_table,
127*4882a593Smuzhiyun 		},
128*4882a593Smuzhiyun 	},
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	[JZ4740_CLK_MCLK] = {
131*4882a593Smuzhiyun 		"mclk", CGU_CLK_DIV,
132*4882a593Smuzhiyun 		.parents = { JZ4740_CLK_PLL, -1, -1, -1 },
133*4882a593Smuzhiyun 		.div = {
134*4882a593Smuzhiyun 			CGU_REG_CPCCR, 12, 1, 4, 22, -1, -1,
135*4882a593Smuzhiyun 			jz4740_cgu_cpccr_div_table,
136*4882a593Smuzhiyun 		},
137*4882a593Smuzhiyun 	},
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	[JZ4740_CLK_LCD] = {
140*4882a593Smuzhiyun 		"lcd", CGU_CLK_DIV | CGU_CLK_GATE,
141*4882a593Smuzhiyun 		.parents = { JZ4740_CLK_PLL_HALF, -1, -1, -1 },
142*4882a593Smuzhiyun 		.div = {
143*4882a593Smuzhiyun 			CGU_REG_CPCCR, 16, 1, 5, 22, -1, -1,
144*4882a593Smuzhiyun 			jz4740_cgu_cpccr_div_table,
145*4882a593Smuzhiyun 		},
146*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR, 10 },
147*4882a593Smuzhiyun 	},
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	[JZ4740_CLK_LCD_PCLK] = {
150*4882a593Smuzhiyun 		"lcd_pclk", CGU_CLK_DIV,
151*4882a593Smuzhiyun 		.parents = { JZ4740_CLK_PLL_HALF, -1, -1, -1 },
152*4882a593Smuzhiyun 		.div = { CGU_REG_LPCDR, 0, 1, 11, -1, -1, -1 },
153*4882a593Smuzhiyun 	},
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	[JZ4740_CLK_I2S] = {
156*4882a593Smuzhiyun 		"i2s", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
157*4882a593Smuzhiyun 		.parents = { JZ4740_CLK_EXT, JZ4740_CLK_PLL_HALF, -1, -1 },
158*4882a593Smuzhiyun 		.mux = { CGU_REG_CPCCR, 31, 1 },
159*4882a593Smuzhiyun 		.div = { CGU_REG_I2SCDR, 0, 1, 9, -1, -1, -1 },
160*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR, 6 },
161*4882a593Smuzhiyun 	},
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	[JZ4740_CLK_SPI] = {
164*4882a593Smuzhiyun 		"spi", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
165*4882a593Smuzhiyun 		.parents = { JZ4740_CLK_EXT, JZ4740_CLK_PLL, -1, -1 },
166*4882a593Smuzhiyun 		.mux = { CGU_REG_SSICDR, 31, 1 },
167*4882a593Smuzhiyun 		.div = { CGU_REG_SSICDR, 0, 1, 4, -1, -1, -1 },
168*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR, 4 },
169*4882a593Smuzhiyun 	},
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	[JZ4740_CLK_MMC] = {
172*4882a593Smuzhiyun 		"mmc", CGU_CLK_DIV | CGU_CLK_GATE,
173*4882a593Smuzhiyun 		.parents = { JZ4740_CLK_PLL_HALF, -1, -1, -1 },
174*4882a593Smuzhiyun 		.div = { CGU_REG_MSCCDR, 0, 1, 5, -1, -1, -1 },
175*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR, 7 },
176*4882a593Smuzhiyun 	},
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	[JZ4740_CLK_UHC] = {
179*4882a593Smuzhiyun 		"uhc", CGU_CLK_DIV | CGU_CLK_GATE,
180*4882a593Smuzhiyun 		.parents = { JZ4740_CLK_PLL_HALF, -1, -1, -1 },
181*4882a593Smuzhiyun 		.div = { CGU_REG_UHCCDR, 0, 1, 4, -1, -1, -1 },
182*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR, 14 },
183*4882a593Smuzhiyun 	},
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	[JZ4740_CLK_UDC] = {
186*4882a593Smuzhiyun 		"udc", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
187*4882a593Smuzhiyun 		.parents = { JZ4740_CLK_EXT, JZ4740_CLK_PLL_HALF, -1, -1 },
188*4882a593Smuzhiyun 		.mux = { CGU_REG_CPCCR, 29, 1 },
189*4882a593Smuzhiyun 		.div = { CGU_REG_CPCCR, 23, 1, 6, -1, -1, -1 },
190*4882a593Smuzhiyun 		.gate = { CGU_REG_SCR, 6, true },
191*4882a593Smuzhiyun 	},
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* Gate-only clocks */
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	[JZ4740_CLK_UART0] = {
196*4882a593Smuzhiyun 		"uart0", CGU_CLK_GATE,
197*4882a593Smuzhiyun 		.parents = { JZ4740_CLK_EXT, -1, -1, -1 },
198*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR, 0 },
199*4882a593Smuzhiyun 	},
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	[JZ4740_CLK_UART1] = {
202*4882a593Smuzhiyun 		"uart1", CGU_CLK_GATE,
203*4882a593Smuzhiyun 		.parents = { JZ4740_CLK_EXT, -1, -1, -1 },
204*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR, 15 },
205*4882a593Smuzhiyun 	},
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	[JZ4740_CLK_DMA] = {
208*4882a593Smuzhiyun 		"dma", CGU_CLK_GATE,
209*4882a593Smuzhiyun 		.parents = { JZ4740_CLK_PCLK, -1, -1, -1 },
210*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR, 12 },
211*4882a593Smuzhiyun 	},
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	[JZ4740_CLK_IPU] = {
214*4882a593Smuzhiyun 		"ipu", CGU_CLK_GATE,
215*4882a593Smuzhiyun 		.parents = { JZ4740_CLK_PCLK, -1, -1, -1 },
216*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR, 13 },
217*4882a593Smuzhiyun 	},
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	[JZ4740_CLK_ADC] = {
220*4882a593Smuzhiyun 		"adc", CGU_CLK_GATE,
221*4882a593Smuzhiyun 		.parents = { JZ4740_CLK_EXT, -1, -1, -1 },
222*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR, 8 },
223*4882a593Smuzhiyun 	},
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	[JZ4740_CLK_I2C] = {
226*4882a593Smuzhiyun 		"i2c", CGU_CLK_GATE,
227*4882a593Smuzhiyun 		.parents = { JZ4740_CLK_EXT, -1, -1, -1 },
228*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR, 3 },
229*4882a593Smuzhiyun 	},
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	[JZ4740_CLK_AIC] = {
232*4882a593Smuzhiyun 		"aic", CGU_CLK_GATE,
233*4882a593Smuzhiyun 		.parents = { JZ4740_CLK_EXT, -1, -1, -1 },
234*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR, 5 },
235*4882a593Smuzhiyun 	},
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	[JZ4740_CLK_TCU] = {
238*4882a593Smuzhiyun 		"tcu", CGU_CLK_GATE,
239*4882a593Smuzhiyun 		.parents = { JZ4740_CLK_EXT, -1, -1, -1 },
240*4882a593Smuzhiyun 		.gate = { CGU_REG_CLKGR, 1 },
241*4882a593Smuzhiyun 	},
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun 
jz4740_cgu_init(struct device_node * np)244*4882a593Smuzhiyun static void __init jz4740_cgu_init(struct device_node *np)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	int retval;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	cgu = ingenic_cgu_new(jz4740_cgu_clocks,
249*4882a593Smuzhiyun 			      ARRAY_SIZE(jz4740_cgu_clocks), np);
250*4882a593Smuzhiyun 	if (!cgu) {
251*4882a593Smuzhiyun 		pr_err("%s: failed to initialise CGU\n", __func__);
252*4882a593Smuzhiyun 		return;
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	retval = ingenic_cgu_register_clocks(cgu);
256*4882a593Smuzhiyun 	if (retval)
257*4882a593Smuzhiyun 		pr_err("%s: failed to register CGU Clocks\n", __func__);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	ingenic_cgu_register_syscore_ops(cgu);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(jz4740_cgu, "ingenic,jz4740-cgu", jz4740_cgu_init);
262