1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Ingenic JZ4725B SoC CGU driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2018 Paul Cercueil
6*4882a593Smuzhiyun * Author: Paul Cercueil <paul@crapouillou.net>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <dt-bindings/clock/jz4725b-cgu.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "cgu.h"
16*4882a593Smuzhiyun #include "pm.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* CGU register offsets */
19*4882a593Smuzhiyun #define CGU_REG_CPCCR 0x00
20*4882a593Smuzhiyun #define CGU_REG_LCR 0x04
21*4882a593Smuzhiyun #define CGU_REG_CPPCR 0x10
22*4882a593Smuzhiyun #define CGU_REG_CLKGR 0x20
23*4882a593Smuzhiyun #define CGU_REG_OPCR 0x24
24*4882a593Smuzhiyun #define CGU_REG_I2SCDR 0x60
25*4882a593Smuzhiyun #define CGU_REG_LPCDR 0x64
26*4882a593Smuzhiyun #define CGU_REG_MSCCDR 0x68
27*4882a593Smuzhiyun #define CGU_REG_SSICDR 0x74
28*4882a593Smuzhiyun #define CGU_REG_CIMCDR 0x78
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* bits within the LCR register */
31*4882a593Smuzhiyun #define LCR_SLEEP BIT(0)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun static struct ingenic_cgu *cgu;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static const s8 pll_od_encoding[4] = {
36*4882a593Smuzhiyun 0x0, 0x1, -1, 0x3,
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static const u8 jz4725b_cgu_cpccr_div_table[] = {
40*4882a593Smuzhiyun 1, 2, 3, 4, 6, 8,
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static const u8 jz4725b_cgu_pll_half_div_table[] = {
44*4882a593Smuzhiyun 2, 1,
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static const struct ingenic_cgu_clk_info jz4725b_cgu_clocks[] = {
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* External clocks */
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun [JZ4725B_CLK_EXT] = { "ext", CGU_CLK_EXT },
52*4882a593Smuzhiyun [JZ4725B_CLK_OSC32K] = { "osc32k", CGU_CLK_EXT },
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun [JZ4725B_CLK_PLL] = {
55*4882a593Smuzhiyun "pll", CGU_CLK_PLL,
56*4882a593Smuzhiyun .parents = { JZ4725B_CLK_EXT, -1, -1, -1 },
57*4882a593Smuzhiyun .pll = {
58*4882a593Smuzhiyun .reg = CGU_REG_CPPCR,
59*4882a593Smuzhiyun .rate_multiplier = 1,
60*4882a593Smuzhiyun .m_shift = 23,
61*4882a593Smuzhiyun .m_bits = 9,
62*4882a593Smuzhiyun .m_offset = 2,
63*4882a593Smuzhiyun .n_shift = 18,
64*4882a593Smuzhiyun .n_bits = 5,
65*4882a593Smuzhiyun .n_offset = 2,
66*4882a593Smuzhiyun .od_shift = 16,
67*4882a593Smuzhiyun .od_bits = 2,
68*4882a593Smuzhiyun .od_max = 4,
69*4882a593Smuzhiyun .od_encoding = pll_od_encoding,
70*4882a593Smuzhiyun .stable_bit = 10,
71*4882a593Smuzhiyun .bypass_reg = CGU_REG_CPPCR,
72*4882a593Smuzhiyun .bypass_bit = 9,
73*4882a593Smuzhiyun .enable_bit = 8,
74*4882a593Smuzhiyun },
75*4882a593Smuzhiyun },
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* Muxes & dividers */
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun [JZ4725B_CLK_PLL_HALF] = {
80*4882a593Smuzhiyun "pll half", CGU_CLK_DIV,
81*4882a593Smuzhiyun .parents = { JZ4725B_CLK_PLL, -1, -1, -1 },
82*4882a593Smuzhiyun .div = {
83*4882a593Smuzhiyun CGU_REG_CPCCR, 21, 1, 1, -1, -1, -1,
84*4882a593Smuzhiyun jz4725b_cgu_pll_half_div_table,
85*4882a593Smuzhiyun },
86*4882a593Smuzhiyun },
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun [JZ4725B_CLK_CCLK] = {
89*4882a593Smuzhiyun "cclk", CGU_CLK_DIV,
90*4882a593Smuzhiyun .parents = { JZ4725B_CLK_PLL, -1, -1, -1 },
91*4882a593Smuzhiyun .div = {
92*4882a593Smuzhiyun CGU_REG_CPCCR, 0, 1, 4, 22, -1, -1,
93*4882a593Smuzhiyun jz4725b_cgu_cpccr_div_table,
94*4882a593Smuzhiyun },
95*4882a593Smuzhiyun },
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun [JZ4725B_CLK_HCLK] = {
98*4882a593Smuzhiyun "hclk", CGU_CLK_DIV,
99*4882a593Smuzhiyun .parents = { JZ4725B_CLK_PLL, -1, -1, -1 },
100*4882a593Smuzhiyun .div = {
101*4882a593Smuzhiyun CGU_REG_CPCCR, 4, 1, 4, 22, -1, -1,
102*4882a593Smuzhiyun jz4725b_cgu_cpccr_div_table,
103*4882a593Smuzhiyun },
104*4882a593Smuzhiyun },
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun [JZ4725B_CLK_PCLK] = {
107*4882a593Smuzhiyun "pclk", CGU_CLK_DIV,
108*4882a593Smuzhiyun .parents = { JZ4725B_CLK_PLL, -1, -1, -1 },
109*4882a593Smuzhiyun .div = {
110*4882a593Smuzhiyun CGU_REG_CPCCR, 8, 1, 4, 22, -1, -1,
111*4882a593Smuzhiyun jz4725b_cgu_cpccr_div_table,
112*4882a593Smuzhiyun },
113*4882a593Smuzhiyun },
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun [JZ4725B_CLK_MCLK] = {
116*4882a593Smuzhiyun "mclk", CGU_CLK_DIV,
117*4882a593Smuzhiyun .parents = { JZ4725B_CLK_PLL, -1, -1, -1 },
118*4882a593Smuzhiyun .div = {
119*4882a593Smuzhiyun CGU_REG_CPCCR, 12, 1, 4, 22, -1, -1,
120*4882a593Smuzhiyun jz4725b_cgu_cpccr_div_table,
121*4882a593Smuzhiyun },
122*4882a593Smuzhiyun },
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun [JZ4725B_CLK_IPU] = {
125*4882a593Smuzhiyun "ipu", CGU_CLK_DIV | CGU_CLK_GATE,
126*4882a593Smuzhiyun .parents = { JZ4725B_CLK_PLL, -1, -1, -1 },
127*4882a593Smuzhiyun .div = {
128*4882a593Smuzhiyun CGU_REG_CPCCR, 16, 1, 4, 22, -1, -1,
129*4882a593Smuzhiyun jz4725b_cgu_cpccr_div_table,
130*4882a593Smuzhiyun },
131*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 13 },
132*4882a593Smuzhiyun },
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun [JZ4725B_CLK_LCD] = {
135*4882a593Smuzhiyun "lcd", CGU_CLK_DIV | CGU_CLK_GATE,
136*4882a593Smuzhiyun .parents = { JZ4725B_CLK_PLL_HALF, -1, -1, -1 },
137*4882a593Smuzhiyun .div = { CGU_REG_LPCDR, 0, 1, 11, -1, -1, -1 },
138*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 9 },
139*4882a593Smuzhiyun },
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun [JZ4725B_CLK_I2S] = {
142*4882a593Smuzhiyun "i2s", CGU_CLK_MUX | CGU_CLK_DIV,
143*4882a593Smuzhiyun .parents = { JZ4725B_CLK_EXT, JZ4725B_CLK_PLL_HALF, -1, -1 },
144*4882a593Smuzhiyun .mux = { CGU_REG_CPCCR, 31, 1 },
145*4882a593Smuzhiyun .div = { CGU_REG_I2SCDR, 0, 1, 9, -1, -1, -1 },
146*4882a593Smuzhiyun },
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun [JZ4725B_CLK_SPI] = {
149*4882a593Smuzhiyun "spi", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
150*4882a593Smuzhiyun .parents = { JZ4725B_CLK_EXT, JZ4725B_CLK_PLL, -1, -1 },
151*4882a593Smuzhiyun .mux = { CGU_REG_SSICDR, 31, 1 },
152*4882a593Smuzhiyun .div = { CGU_REG_SSICDR, 0, 1, 4, -1, -1, -1 },
153*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 4 },
154*4882a593Smuzhiyun },
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun [JZ4725B_CLK_MMC_MUX] = {
157*4882a593Smuzhiyun "mmc_mux", CGU_CLK_DIV,
158*4882a593Smuzhiyun .parents = { JZ4725B_CLK_PLL_HALF, -1, -1, -1 },
159*4882a593Smuzhiyun .div = { CGU_REG_MSCCDR, 0, 1, 5, -1, -1, -1 },
160*4882a593Smuzhiyun },
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun [JZ4725B_CLK_UDC] = {
163*4882a593Smuzhiyun "udc", CGU_CLK_MUX | CGU_CLK_DIV,
164*4882a593Smuzhiyun .parents = { JZ4725B_CLK_EXT, JZ4725B_CLK_PLL_HALF, -1, -1 },
165*4882a593Smuzhiyun .mux = { CGU_REG_CPCCR, 29, 1 },
166*4882a593Smuzhiyun .div = { CGU_REG_CPCCR, 23, 1, 6, -1, -1, -1 },
167*4882a593Smuzhiyun },
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* Gate-only clocks */
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun [JZ4725B_CLK_UART] = {
172*4882a593Smuzhiyun "uart", CGU_CLK_GATE,
173*4882a593Smuzhiyun .parents = { JZ4725B_CLK_EXT, -1, -1, -1 },
174*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 0 },
175*4882a593Smuzhiyun },
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun [JZ4725B_CLK_DMA] = {
178*4882a593Smuzhiyun "dma", CGU_CLK_GATE,
179*4882a593Smuzhiyun .parents = { JZ4725B_CLK_PCLK, -1, -1, -1 },
180*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 12 },
181*4882a593Smuzhiyun },
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun [JZ4725B_CLK_ADC] = {
184*4882a593Smuzhiyun "adc", CGU_CLK_GATE,
185*4882a593Smuzhiyun .parents = { JZ4725B_CLK_EXT, -1, -1, -1 },
186*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 7 },
187*4882a593Smuzhiyun },
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun [JZ4725B_CLK_I2C] = {
190*4882a593Smuzhiyun "i2c", CGU_CLK_GATE,
191*4882a593Smuzhiyun .parents = { JZ4725B_CLK_EXT, -1, -1, -1 },
192*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 3 },
193*4882a593Smuzhiyun },
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun [JZ4725B_CLK_AIC] = {
196*4882a593Smuzhiyun "aic", CGU_CLK_GATE,
197*4882a593Smuzhiyun .parents = { JZ4725B_CLK_EXT, -1, -1, -1 },
198*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 5 },
199*4882a593Smuzhiyun },
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun [JZ4725B_CLK_MMC0] = {
202*4882a593Smuzhiyun "mmc0", CGU_CLK_GATE,
203*4882a593Smuzhiyun .parents = { JZ4725B_CLK_MMC_MUX, -1, -1, -1 },
204*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 6 },
205*4882a593Smuzhiyun },
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun [JZ4725B_CLK_MMC1] = {
208*4882a593Smuzhiyun "mmc1", CGU_CLK_GATE,
209*4882a593Smuzhiyun .parents = { JZ4725B_CLK_MMC_MUX, -1, -1, -1 },
210*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 16 },
211*4882a593Smuzhiyun },
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun [JZ4725B_CLK_BCH] = {
214*4882a593Smuzhiyun "bch", CGU_CLK_GATE,
215*4882a593Smuzhiyun .parents = { JZ4725B_CLK_MCLK/* not sure */, -1, -1, -1 },
216*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 11 },
217*4882a593Smuzhiyun },
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun [JZ4725B_CLK_TCU] = {
220*4882a593Smuzhiyun "tcu", CGU_CLK_GATE,
221*4882a593Smuzhiyun .parents = { JZ4725B_CLK_EXT/* not sure */, -1, -1, -1 },
222*4882a593Smuzhiyun .gate = { CGU_REG_CLKGR, 1 },
223*4882a593Smuzhiyun },
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun [JZ4725B_CLK_EXT512] = {
226*4882a593Smuzhiyun "ext/512", CGU_CLK_FIXDIV,
227*4882a593Smuzhiyun .parents = { JZ4725B_CLK_EXT },
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* Doc calls it EXT512, but it seems to be /256... */
230*4882a593Smuzhiyun .fixdiv = { 256 },
231*4882a593Smuzhiyun },
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun [JZ4725B_CLK_RTC] = {
234*4882a593Smuzhiyun "rtc", CGU_CLK_MUX,
235*4882a593Smuzhiyun .parents = { JZ4725B_CLK_EXT512, JZ4725B_CLK_OSC32K, -1, -1 },
236*4882a593Smuzhiyun .mux = { CGU_REG_OPCR, 2, 1},
237*4882a593Smuzhiyun },
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun [JZ4725B_CLK_UDC_PHY] = {
240*4882a593Smuzhiyun "udc_phy", CGU_CLK_GATE,
241*4882a593Smuzhiyun .parents = { JZ4725B_CLK_EXT, -1, -1, -1 },
242*4882a593Smuzhiyun .gate = { CGU_REG_OPCR, 6, true },
243*4882a593Smuzhiyun },
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun
jz4725b_cgu_init(struct device_node * np)246*4882a593Smuzhiyun static void __init jz4725b_cgu_init(struct device_node *np)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun int retval;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun cgu = ingenic_cgu_new(jz4725b_cgu_clocks,
251*4882a593Smuzhiyun ARRAY_SIZE(jz4725b_cgu_clocks), np);
252*4882a593Smuzhiyun if (!cgu) {
253*4882a593Smuzhiyun pr_err("%s: failed to initialise CGU\n", __func__);
254*4882a593Smuzhiyun return;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun retval = ingenic_cgu_register_clocks(cgu);
258*4882a593Smuzhiyun if (retval)
259*4882a593Smuzhiyun pr_err("%s: failed to register CGU Clocks\n", __func__);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun ingenic_cgu_register_syscore_ops(cgu);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(jz4725b_cgu, "ingenic,jz4725b-cgu", jz4725b_cgu_init);
264