1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2018 NXP
4*4882a593Smuzhiyun * Dong Aisheng <aisheng.dong@nxp.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <dt-bindings/firmware/imx/rsrc.h>
8*4882a593Smuzhiyun #include <linux/arm-smccc.h>
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "clk-scu.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define IMX_SIP_CPUFREQ 0xC2000001
16*4882a593Smuzhiyun #define IMX_SIP_SET_CPUFREQ 0x00
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun static struct imx_sc_ipc *ccm_ipc_handle;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun * struct clk_scu - Description of one SCU clock
22*4882a593Smuzhiyun * @hw: the common clk_hw
23*4882a593Smuzhiyun * @rsrc_id: resource ID of this SCU clock
24*4882a593Smuzhiyun * @clk_type: type of this clock resource
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun struct clk_scu {
27*4882a593Smuzhiyun struct clk_hw hw;
28*4882a593Smuzhiyun u16 rsrc_id;
29*4882a593Smuzhiyun u8 clk_type;
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun * struct imx_sc_msg_req_set_clock_rate - clock set rate protocol
34*4882a593Smuzhiyun * @hdr: SCU protocol header
35*4882a593Smuzhiyun * @rate: rate to set
36*4882a593Smuzhiyun * @resource: clock resource to set rate
37*4882a593Smuzhiyun * @clk: clk type of this resource
38*4882a593Smuzhiyun *
39*4882a593Smuzhiyun * This structure describes the SCU protocol of clock rate set
40*4882a593Smuzhiyun */
41*4882a593Smuzhiyun struct imx_sc_msg_req_set_clock_rate {
42*4882a593Smuzhiyun struct imx_sc_rpc_msg hdr;
43*4882a593Smuzhiyun __le32 rate;
44*4882a593Smuzhiyun __le16 resource;
45*4882a593Smuzhiyun u8 clk;
46*4882a593Smuzhiyun } __packed __aligned(4);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun struct req_get_clock_rate {
49*4882a593Smuzhiyun __le16 resource;
50*4882a593Smuzhiyun u8 clk;
51*4882a593Smuzhiyun } __packed __aligned(4);
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun struct resp_get_clock_rate {
54*4882a593Smuzhiyun __le32 rate;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun * struct imx_sc_msg_get_clock_rate - clock get rate protocol
59*4882a593Smuzhiyun * @hdr: SCU protocol header
60*4882a593Smuzhiyun * @req: get rate request protocol
61*4882a593Smuzhiyun * @resp: get rate response protocol
62*4882a593Smuzhiyun *
63*4882a593Smuzhiyun * This structure describes the SCU protocol of clock rate get
64*4882a593Smuzhiyun */
65*4882a593Smuzhiyun struct imx_sc_msg_get_clock_rate {
66*4882a593Smuzhiyun struct imx_sc_rpc_msg hdr;
67*4882a593Smuzhiyun union {
68*4882a593Smuzhiyun struct req_get_clock_rate req;
69*4882a593Smuzhiyun struct resp_get_clock_rate resp;
70*4882a593Smuzhiyun } data;
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /*
74*4882a593Smuzhiyun * struct imx_sc_msg_get_clock_parent - clock get parent protocol
75*4882a593Smuzhiyun * @hdr: SCU protocol header
76*4882a593Smuzhiyun * @req: get parent request protocol
77*4882a593Smuzhiyun * @resp: get parent response protocol
78*4882a593Smuzhiyun *
79*4882a593Smuzhiyun * This structure describes the SCU protocol of clock get parent
80*4882a593Smuzhiyun */
81*4882a593Smuzhiyun struct imx_sc_msg_get_clock_parent {
82*4882a593Smuzhiyun struct imx_sc_rpc_msg hdr;
83*4882a593Smuzhiyun union {
84*4882a593Smuzhiyun struct req_get_clock_parent {
85*4882a593Smuzhiyun __le16 resource;
86*4882a593Smuzhiyun u8 clk;
87*4882a593Smuzhiyun } __packed __aligned(4) req;
88*4882a593Smuzhiyun struct resp_get_clock_parent {
89*4882a593Smuzhiyun u8 parent;
90*4882a593Smuzhiyun } resp;
91*4882a593Smuzhiyun } data;
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /*
95*4882a593Smuzhiyun * struct imx_sc_msg_set_clock_parent - clock set parent protocol
96*4882a593Smuzhiyun * @hdr: SCU protocol header
97*4882a593Smuzhiyun * @req: set parent request protocol
98*4882a593Smuzhiyun *
99*4882a593Smuzhiyun * This structure describes the SCU protocol of clock set parent
100*4882a593Smuzhiyun */
101*4882a593Smuzhiyun struct imx_sc_msg_set_clock_parent {
102*4882a593Smuzhiyun struct imx_sc_rpc_msg hdr;
103*4882a593Smuzhiyun __le16 resource;
104*4882a593Smuzhiyun u8 clk;
105*4882a593Smuzhiyun u8 parent;
106*4882a593Smuzhiyun } __packed;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /*
109*4882a593Smuzhiyun * struct imx_sc_msg_req_clock_enable - clock gate protocol
110*4882a593Smuzhiyun * @hdr: SCU protocol header
111*4882a593Smuzhiyun * @resource: clock resource to gate
112*4882a593Smuzhiyun * @clk: clk type of this resource
113*4882a593Smuzhiyun * @enable: whether gate off the clock
114*4882a593Smuzhiyun * @autog: HW auto gate enable
115*4882a593Smuzhiyun *
116*4882a593Smuzhiyun * This structure describes the SCU protocol of clock gate
117*4882a593Smuzhiyun */
118*4882a593Smuzhiyun struct imx_sc_msg_req_clock_enable {
119*4882a593Smuzhiyun struct imx_sc_rpc_msg hdr;
120*4882a593Smuzhiyun __le16 resource;
121*4882a593Smuzhiyun u8 clk;
122*4882a593Smuzhiyun u8 enable;
123*4882a593Smuzhiyun u8 autog;
124*4882a593Smuzhiyun } __packed __aligned(4);
125*4882a593Smuzhiyun
to_clk_scu(struct clk_hw * hw)126*4882a593Smuzhiyun static inline struct clk_scu *to_clk_scu(struct clk_hw *hw)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun return container_of(hw, struct clk_scu, hw);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
imx_clk_scu_init(void)131*4882a593Smuzhiyun int imx_clk_scu_init(void)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun return imx_scu_get_handle(&ccm_ipc_handle);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /*
137*4882a593Smuzhiyun * clk_scu_recalc_rate - Get clock rate for a SCU clock
138*4882a593Smuzhiyun * @hw: clock to get rate for
139*4882a593Smuzhiyun * @parent_rate: parent rate provided by common clock framework, not used
140*4882a593Smuzhiyun *
141*4882a593Smuzhiyun * Gets the current clock rate of a SCU clock. Returns the current
142*4882a593Smuzhiyun * clock rate, or zero in failure.
143*4882a593Smuzhiyun */
clk_scu_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)144*4882a593Smuzhiyun static unsigned long clk_scu_recalc_rate(struct clk_hw *hw,
145*4882a593Smuzhiyun unsigned long parent_rate)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun struct clk_scu *clk = to_clk_scu(hw);
148*4882a593Smuzhiyun struct imx_sc_msg_get_clock_rate msg;
149*4882a593Smuzhiyun struct imx_sc_rpc_msg *hdr = &msg.hdr;
150*4882a593Smuzhiyun int ret;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun hdr->ver = IMX_SC_RPC_VERSION;
153*4882a593Smuzhiyun hdr->svc = IMX_SC_RPC_SVC_PM;
154*4882a593Smuzhiyun hdr->func = IMX_SC_PM_FUNC_GET_CLOCK_RATE;
155*4882a593Smuzhiyun hdr->size = 2;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun msg.data.req.resource = cpu_to_le16(clk->rsrc_id);
158*4882a593Smuzhiyun msg.data.req.clk = clk->clk_type;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun ret = imx_scu_call_rpc(ccm_ipc_handle, &msg, true);
161*4882a593Smuzhiyun if (ret) {
162*4882a593Smuzhiyun pr_err("%s: failed to get clock rate %d\n",
163*4882a593Smuzhiyun clk_hw_get_name(hw), ret);
164*4882a593Smuzhiyun return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun return le32_to_cpu(msg.data.resp.rate);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /*
171*4882a593Smuzhiyun * clk_scu_round_rate - Round clock rate for a SCU clock
172*4882a593Smuzhiyun * @hw: clock to round rate for
173*4882a593Smuzhiyun * @rate: rate to round
174*4882a593Smuzhiyun * @parent_rate: parent rate provided by common clock framework, not used
175*4882a593Smuzhiyun *
176*4882a593Smuzhiyun * Returns the current clock rate, or zero in failure.
177*4882a593Smuzhiyun */
clk_scu_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)178*4882a593Smuzhiyun static long clk_scu_round_rate(struct clk_hw *hw, unsigned long rate,
179*4882a593Smuzhiyun unsigned long *parent_rate)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun * Assume we support all the requested rate and let the SCU firmware
183*4882a593Smuzhiyun * to handle the left work
184*4882a593Smuzhiyun */
185*4882a593Smuzhiyun return rate;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
clk_scu_atf_set_cpu_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)188*4882a593Smuzhiyun static int clk_scu_atf_set_cpu_rate(struct clk_hw *hw, unsigned long rate,
189*4882a593Smuzhiyun unsigned long parent_rate)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun struct clk_scu *clk = to_clk_scu(hw);
192*4882a593Smuzhiyun struct arm_smccc_res res;
193*4882a593Smuzhiyun unsigned long cluster_id;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (clk->rsrc_id == IMX_SC_R_A35)
196*4882a593Smuzhiyun cluster_id = 0;
197*4882a593Smuzhiyun else
198*4882a593Smuzhiyun return -EINVAL;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* CPU frequency scaling can ONLY be done by ARM-Trusted-Firmware */
201*4882a593Smuzhiyun arm_smccc_smc(IMX_SIP_CPUFREQ, IMX_SIP_SET_CPUFREQ,
202*4882a593Smuzhiyun cluster_id, rate, 0, 0, 0, 0, &res);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /*
208*4882a593Smuzhiyun * clk_scu_set_rate - Set rate for a SCU clock
209*4882a593Smuzhiyun * @hw: clock to change rate for
210*4882a593Smuzhiyun * @rate: target rate for the clock
211*4882a593Smuzhiyun * @parent_rate: rate of the clock parent, not used for SCU clocks
212*4882a593Smuzhiyun *
213*4882a593Smuzhiyun * Sets a clock frequency for a SCU clock. Returns the SCU
214*4882a593Smuzhiyun * protocol status.
215*4882a593Smuzhiyun */
clk_scu_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)216*4882a593Smuzhiyun static int clk_scu_set_rate(struct clk_hw *hw, unsigned long rate,
217*4882a593Smuzhiyun unsigned long parent_rate)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun struct clk_scu *clk = to_clk_scu(hw);
220*4882a593Smuzhiyun struct imx_sc_msg_req_set_clock_rate msg;
221*4882a593Smuzhiyun struct imx_sc_rpc_msg *hdr = &msg.hdr;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun hdr->ver = IMX_SC_RPC_VERSION;
224*4882a593Smuzhiyun hdr->svc = IMX_SC_RPC_SVC_PM;
225*4882a593Smuzhiyun hdr->func = IMX_SC_PM_FUNC_SET_CLOCK_RATE;
226*4882a593Smuzhiyun hdr->size = 3;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun msg.rate = cpu_to_le32(rate);
229*4882a593Smuzhiyun msg.resource = cpu_to_le16(clk->rsrc_id);
230*4882a593Smuzhiyun msg.clk = clk->clk_type;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun return imx_scu_call_rpc(ccm_ipc_handle, &msg, true);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
clk_scu_get_parent(struct clk_hw * hw)235*4882a593Smuzhiyun static u8 clk_scu_get_parent(struct clk_hw *hw)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun struct clk_scu *clk = to_clk_scu(hw);
238*4882a593Smuzhiyun struct imx_sc_msg_get_clock_parent msg;
239*4882a593Smuzhiyun struct imx_sc_rpc_msg *hdr = &msg.hdr;
240*4882a593Smuzhiyun int ret;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun hdr->ver = IMX_SC_RPC_VERSION;
243*4882a593Smuzhiyun hdr->svc = IMX_SC_RPC_SVC_PM;
244*4882a593Smuzhiyun hdr->func = IMX_SC_PM_FUNC_GET_CLOCK_PARENT;
245*4882a593Smuzhiyun hdr->size = 2;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun msg.data.req.resource = cpu_to_le16(clk->rsrc_id);
248*4882a593Smuzhiyun msg.data.req.clk = clk->clk_type;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun ret = imx_scu_call_rpc(ccm_ipc_handle, &msg, true);
251*4882a593Smuzhiyun if (ret) {
252*4882a593Smuzhiyun pr_err("%s: failed to get clock parent %d\n",
253*4882a593Smuzhiyun clk_hw_get_name(hw), ret);
254*4882a593Smuzhiyun return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun return msg.data.resp.parent;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
clk_scu_set_parent(struct clk_hw * hw,u8 index)260*4882a593Smuzhiyun static int clk_scu_set_parent(struct clk_hw *hw, u8 index)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun struct clk_scu *clk = to_clk_scu(hw);
263*4882a593Smuzhiyun struct imx_sc_msg_set_clock_parent msg;
264*4882a593Smuzhiyun struct imx_sc_rpc_msg *hdr = &msg.hdr;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun hdr->ver = IMX_SC_RPC_VERSION;
267*4882a593Smuzhiyun hdr->svc = IMX_SC_RPC_SVC_PM;
268*4882a593Smuzhiyun hdr->func = IMX_SC_PM_FUNC_SET_CLOCK_PARENT;
269*4882a593Smuzhiyun hdr->size = 2;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun msg.resource = cpu_to_le16(clk->rsrc_id);
272*4882a593Smuzhiyun msg.clk = clk->clk_type;
273*4882a593Smuzhiyun msg.parent = index;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun return imx_scu_call_rpc(ccm_ipc_handle, &msg, true);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
sc_pm_clock_enable(struct imx_sc_ipc * ipc,u16 resource,u8 clk,bool enable,bool autog)278*4882a593Smuzhiyun static int sc_pm_clock_enable(struct imx_sc_ipc *ipc, u16 resource,
279*4882a593Smuzhiyun u8 clk, bool enable, bool autog)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun struct imx_sc_msg_req_clock_enable msg;
282*4882a593Smuzhiyun struct imx_sc_rpc_msg *hdr = &msg.hdr;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun hdr->ver = IMX_SC_RPC_VERSION;
285*4882a593Smuzhiyun hdr->svc = IMX_SC_RPC_SVC_PM;
286*4882a593Smuzhiyun hdr->func = IMX_SC_PM_FUNC_CLOCK_ENABLE;
287*4882a593Smuzhiyun hdr->size = 3;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun msg.resource = cpu_to_le16(resource);
290*4882a593Smuzhiyun msg.clk = clk;
291*4882a593Smuzhiyun msg.enable = enable;
292*4882a593Smuzhiyun msg.autog = autog;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun return imx_scu_call_rpc(ccm_ipc_handle, &msg, true);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /*
298*4882a593Smuzhiyun * clk_scu_prepare - Enable a SCU clock
299*4882a593Smuzhiyun * @hw: clock to enable
300*4882a593Smuzhiyun *
301*4882a593Smuzhiyun * Enable the clock at the DSC slice level
302*4882a593Smuzhiyun */
clk_scu_prepare(struct clk_hw * hw)303*4882a593Smuzhiyun static int clk_scu_prepare(struct clk_hw *hw)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun struct clk_scu *clk = to_clk_scu(hw);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun return sc_pm_clock_enable(ccm_ipc_handle, clk->rsrc_id,
308*4882a593Smuzhiyun clk->clk_type, true, false);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /*
312*4882a593Smuzhiyun * clk_scu_unprepare - Disable a SCU clock
313*4882a593Smuzhiyun * @hw: clock to enable
314*4882a593Smuzhiyun *
315*4882a593Smuzhiyun * Disable the clock at the DSC slice level
316*4882a593Smuzhiyun */
clk_scu_unprepare(struct clk_hw * hw)317*4882a593Smuzhiyun static void clk_scu_unprepare(struct clk_hw *hw)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun struct clk_scu *clk = to_clk_scu(hw);
320*4882a593Smuzhiyun int ret;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun ret = sc_pm_clock_enable(ccm_ipc_handle, clk->rsrc_id,
323*4882a593Smuzhiyun clk->clk_type, false, false);
324*4882a593Smuzhiyun if (ret)
325*4882a593Smuzhiyun pr_warn("%s: clk unprepare failed %d\n", clk_hw_get_name(hw),
326*4882a593Smuzhiyun ret);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun static const struct clk_ops clk_scu_ops = {
330*4882a593Smuzhiyun .recalc_rate = clk_scu_recalc_rate,
331*4882a593Smuzhiyun .round_rate = clk_scu_round_rate,
332*4882a593Smuzhiyun .set_rate = clk_scu_set_rate,
333*4882a593Smuzhiyun .get_parent = clk_scu_get_parent,
334*4882a593Smuzhiyun .set_parent = clk_scu_set_parent,
335*4882a593Smuzhiyun .prepare = clk_scu_prepare,
336*4882a593Smuzhiyun .unprepare = clk_scu_unprepare,
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun static const struct clk_ops clk_scu_cpu_ops = {
340*4882a593Smuzhiyun .recalc_rate = clk_scu_recalc_rate,
341*4882a593Smuzhiyun .round_rate = clk_scu_round_rate,
342*4882a593Smuzhiyun .set_rate = clk_scu_atf_set_cpu_rate,
343*4882a593Smuzhiyun .prepare = clk_scu_prepare,
344*4882a593Smuzhiyun .unprepare = clk_scu_unprepare,
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun
__imx_clk_scu(const char * name,const char * const * parents,int num_parents,u32 rsrc_id,u8 clk_type)347*4882a593Smuzhiyun struct clk_hw *__imx_clk_scu(const char *name, const char * const *parents,
348*4882a593Smuzhiyun int num_parents, u32 rsrc_id, u8 clk_type)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun struct clk_init_data init;
351*4882a593Smuzhiyun struct clk_scu *clk;
352*4882a593Smuzhiyun struct clk_hw *hw;
353*4882a593Smuzhiyun int ret;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun clk = kzalloc(sizeof(*clk), GFP_KERNEL);
356*4882a593Smuzhiyun if (!clk)
357*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun clk->rsrc_id = rsrc_id;
360*4882a593Smuzhiyun clk->clk_type = clk_type;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun init.name = name;
363*4882a593Smuzhiyun init.ops = &clk_scu_ops;
364*4882a593Smuzhiyun if (rsrc_id == IMX_SC_R_A35)
365*4882a593Smuzhiyun init.ops = &clk_scu_cpu_ops;
366*4882a593Smuzhiyun else
367*4882a593Smuzhiyun init.ops = &clk_scu_ops;
368*4882a593Smuzhiyun init.parent_names = parents;
369*4882a593Smuzhiyun init.num_parents = num_parents;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /*
372*4882a593Smuzhiyun * Note on MX8, the clocks are tightly coupled with power domain
373*4882a593Smuzhiyun * that once the power domain is off, the clock status may be
374*4882a593Smuzhiyun * lost. So we make it NOCACHE to let user to retrieve the real
375*4882a593Smuzhiyun * clock status from HW instead of using the possible invalid
376*4882a593Smuzhiyun * cached rate.
377*4882a593Smuzhiyun */
378*4882a593Smuzhiyun init.flags = CLK_GET_RATE_NOCACHE;
379*4882a593Smuzhiyun clk->hw.init = &init;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun hw = &clk->hw;
382*4882a593Smuzhiyun ret = clk_hw_register(NULL, hw);
383*4882a593Smuzhiyun if (ret) {
384*4882a593Smuzhiyun kfree(clk);
385*4882a593Smuzhiyun hw = ERR_PTR(ret);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun return hw;
389*4882a593Smuzhiyun }
390