1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2016 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun * Copyright 2017~2018 NXP
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Author: Dong Aisheng <aisheng.dong@nxp.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/bits.h>
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/iopoll.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "clk.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* PLL Control Status Register (xPLLCSR) */
20*4882a593Smuzhiyun #define PLL_CSR_OFFSET 0x0
21*4882a593Smuzhiyun #define PLL_VLD BIT(24)
22*4882a593Smuzhiyun #define PLL_EN BIT(0)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* PLL Configuration Register (xPLLCFG) */
25*4882a593Smuzhiyun #define PLL_CFG_OFFSET 0x08
26*4882a593Smuzhiyun #define BP_PLL_MULT 16
27*4882a593Smuzhiyun #define BM_PLL_MULT (0x7f << 16)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* PLL Numerator Register (xPLLNUM) */
30*4882a593Smuzhiyun #define PLL_NUM_OFFSET 0x10
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* PLL Denominator Register (xPLLDENOM) */
33*4882a593Smuzhiyun #define PLL_DENOM_OFFSET 0x14
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define MAX_MFD 0x3fffffff
36*4882a593Smuzhiyun #define DEFAULT_MFD 1000000
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun struct clk_pllv4 {
39*4882a593Smuzhiyun struct clk_hw hw;
40*4882a593Smuzhiyun void __iomem *base;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* Valid PLL MULT Table */
44*4882a593Smuzhiyun static const int pllv4_mult_table[] = {33, 27, 22, 20, 17, 16};
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define to_clk_pllv4(__hw) container_of(__hw, struct clk_pllv4, hw)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define LOCK_TIMEOUT_US USEC_PER_MSEC
49*4882a593Smuzhiyun
clk_pllv4_wait_lock(struct clk_pllv4 * pll)50*4882a593Smuzhiyun static inline int clk_pllv4_wait_lock(struct clk_pllv4 *pll)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun u32 csr;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun return readl_poll_timeout(pll->base + PLL_CSR_OFFSET,
55*4882a593Smuzhiyun csr, csr & PLL_VLD, 0, LOCK_TIMEOUT_US);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
clk_pllv4_is_prepared(struct clk_hw * hw)58*4882a593Smuzhiyun static int clk_pllv4_is_prepared(struct clk_hw *hw)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun struct clk_pllv4 *pll = to_clk_pllv4(hw);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun if (readl_relaxed(pll->base) & PLL_EN)
63*4882a593Smuzhiyun return 1;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun return 0;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
clk_pllv4_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)68*4882a593Smuzhiyun static unsigned long clk_pllv4_recalc_rate(struct clk_hw *hw,
69*4882a593Smuzhiyun unsigned long parent_rate)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun struct clk_pllv4 *pll = to_clk_pllv4(hw);
72*4882a593Smuzhiyun u32 mult, mfn, mfd;
73*4882a593Smuzhiyun u64 temp64;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun mult = readl_relaxed(pll->base + PLL_CFG_OFFSET);
76*4882a593Smuzhiyun mult &= BM_PLL_MULT;
77*4882a593Smuzhiyun mult >>= BP_PLL_MULT;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun mfn = readl_relaxed(pll->base + PLL_NUM_OFFSET);
80*4882a593Smuzhiyun mfd = readl_relaxed(pll->base + PLL_DENOM_OFFSET);
81*4882a593Smuzhiyun temp64 = parent_rate;
82*4882a593Smuzhiyun temp64 *= mfn;
83*4882a593Smuzhiyun do_div(temp64, mfd);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun return (parent_rate * mult) + (u32)temp64;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
clk_pllv4_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)88*4882a593Smuzhiyun static long clk_pllv4_round_rate(struct clk_hw *hw, unsigned long rate,
89*4882a593Smuzhiyun unsigned long *prate)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun unsigned long parent_rate = *prate;
92*4882a593Smuzhiyun unsigned long round_rate, i;
93*4882a593Smuzhiyun u32 mfn, mfd = DEFAULT_MFD;
94*4882a593Smuzhiyun bool found = false;
95*4882a593Smuzhiyun u64 temp64;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pllv4_mult_table); i++) {
98*4882a593Smuzhiyun round_rate = parent_rate * pllv4_mult_table[i];
99*4882a593Smuzhiyun if (rate >= round_rate) {
100*4882a593Smuzhiyun found = true;
101*4882a593Smuzhiyun break;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (!found) {
106*4882a593Smuzhiyun pr_warn("%s: unable to round rate %lu, parent rate %lu\n",
107*4882a593Smuzhiyun clk_hw_get_name(hw), rate, parent_rate);
108*4882a593Smuzhiyun return 0;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun if (parent_rate <= MAX_MFD)
112*4882a593Smuzhiyun mfd = parent_rate;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun temp64 = (u64)(rate - round_rate);
115*4882a593Smuzhiyun temp64 *= mfd;
116*4882a593Smuzhiyun do_div(temp64, parent_rate);
117*4882a593Smuzhiyun mfn = temp64;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /*
120*4882a593Smuzhiyun * NOTE: The value of numerator must always be configured to be
121*4882a593Smuzhiyun * less than the value of the denominator. If we can't get a proper
122*4882a593Smuzhiyun * pair of mfn/mfd, we simply return the round_rate without using
123*4882a593Smuzhiyun * the frac part.
124*4882a593Smuzhiyun */
125*4882a593Smuzhiyun if (mfn >= mfd)
126*4882a593Smuzhiyun return round_rate;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun temp64 = (u64)parent_rate;
129*4882a593Smuzhiyun temp64 *= mfn;
130*4882a593Smuzhiyun do_div(temp64, mfd);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun return round_rate + (u32)temp64;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
clk_pllv4_is_valid_mult(unsigned int mult)135*4882a593Smuzhiyun static bool clk_pllv4_is_valid_mult(unsigned int mult)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun int i;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* check if mult is in valid MULT table */
140*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pllv4_mult_table); i++) {
141*4882a593Smuzhiyun if (pllv4_mult_table[i] == mult)
142*4882a593Smuzhiyun return true;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun return false;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
clk_pllv4_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)148*4882a593Smuzhiyun static int clk_pllv4_set_rate(struct clk_hw *hw, unsigned long rate,
149*4882a593Smuzhiyun unsigned long parent_rate)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun struct clk_pllv4 *pll = to_clk_pllv4(hw);
152*4882a593Smuzhiyun u32 val, mult, mfn, mfd = DEFAULT_MFD;
153*4882a593Smuzhiyun u64 temp64;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun mult = rate / parent_rate;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun if (!clk_pllv4_is_valid_mult(mult))
158*4882a593Smuzhiyun return -EINVAL;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if (parent_rate <= MAX_MFD)
161*4882a593Smuzhiyun mfd = parent_rate;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun temp64 = (u64)(rate - mult * parent_rate);
164*4882a593Smuzhiyun temp64 *= mfd;
165*4882a593Smuzhiyun do_div(temp64, parent_rate);
166*4882a593Smuzhiyun mfn = temp64;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun val = readl_relaxed(pll->base + PLL_CFG_OFFSET);
169*4882a593Smuzhiyun val &= ~BM_PLL_MULT;
170*4882a593Smuzhiyun val |= mult << BP_PLL_MULT;
171*4882a593Smuzhiyun writel_relaxed(val, pll->base + PLL_CFG_OFFSET);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun writel_relaxed(mfn, pll->base + PLL_NUM_OFFSET);
174*4882a593Smuzhiyun writel_relaxed(mfd, pll->base + PLL_DENOM_OFFSET);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun return 0;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
clk_pllv4_prepare(struct clk_hw * hw)179*4882a593Smuzhiyun static int clk_pllv4_prepare(struct clk_hw *hw)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun u32 val;
182*4882a593Smuzhiyun struct clk_pllv4 *pll = to_clk_pllv4(hw);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun val = readl_relaxed(pll->base);
185*4882a593Smuzhiyun val |= PLL_EN;
186*4882a593Smuzhiyun writel_relaxed(val, pll->base);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun return clk_pllv4_wait_lock(pll);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
clk_pllv4_unprepare(struct clk_hw * hw)191*4882a593Smuzhiyun static void clk_pllv4_unprepare(struct clk_hw *hw)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun u32 val;
194*4882a593Smuzhiyun struct clk_pllv4 *pll = to_clk_pllv4(hw);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun val = readl_relaxed(pll->base);
197*4882a593Smuzhiyun val &= ~PLL_EN;
198*4882a593Smuzhiyun writel_relaxed(val, pll->base);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun static const struct clk_ops clk_pllv4_ops = {
202*4882a593Smuzhiyun .recalc_rate = clk_pllv4_recalc_rate,
203*4882a593Smuzhiyun .round_rate = clk_pllv4_round_rate,
204*4882a593Smuzhiyun .set_rate = clk_pllv4_set_rate,
205*4882a593Smuzhiyun .prepare = clk_pllv4_prepare,
206*4882a593Smuzhiyun .unprepare = clk_pllv4_unprepare,
207*4882a593Smuzhiyun .is_prepared = clk_pllv4_is_prepared,
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
imx_clk_hw_pllv4(const char * name,const char * parent_name,void __iomem * base)210*4882a593Smuzhiyun struct clk_hw *imx_clk_hw_pllv4(const char *name, const char *parent_name,
211*4882a593Smuzhiyun void __iomem *base)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun struct clk_pllv4 *pll;
214*4882a593Smuzhiyun struct clk_hw *hw;
215*4882a593Smuzhiyun struct clk_init_data init;
216*4882a593Smuzhiyun int ret;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun pll = kzalloc(sizeof(*pll), GFP_KERNEL);
219*4882a593Smuzhiyun if (!pll)
220*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun pll->base = base;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun init.name = name;
225*4882a593Smuzhiyun init.ops = &clk_pllv4_ops;
226*4882a593Smuzhiyun init.parent_names = &parent_name;
227*4882a593Smuzhiyun init.num_parents = 1;
228*4882a593Smuzhiyun init.flags = CLK_SET_RATE_GATE;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun pll->hw.init = &init;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun hw = &pll->hw;
233*4882a593Smuzhiyun ret = clk_hw_register(NULL, hw);
234*4882a593Smuzhiyun if (ret) {
235*4882a593Smuzhiyun kfree(pll);
236*4882a593Smuzhiyun hw = ERR_PTR(ret);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun return hw;
240*4882a593Smuzhiyun }
241