xref: /OK3568_Linux_fs/kernel/drivers/clk/imx/clk-pllv3.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2012 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun  * Copyright 2012 Linaro Ltd.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/iopoll.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/jiffies.h>
13*4882a593Smuzhiyun #include <linux/err.h>
14*4882a593Smuzhiyun #include "clk.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define PLL_NUM_OFFSET		0x10
17*4882a593Smuzhiyun #define PLL_DENOM_OFFSET	0x20
18*4882a593Smuzhiyun #define PLL_IMX7_NUM_OFFSET	0x20
19*4882a593Smuzhiyun #define PLL_IMX7_DENOM_OFFSET	0x30
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define PLL_VF610_NUM_OFFSET	0x20
22*4882a593Smuzhiyun #define PLL_VF610_DENOM_OFFSET	0x30
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define BM_PLL_POWER		(0x1 << 12)
25*4882a593Smuzhiyun #define BM_PLL_LOCK		(0x1 << 31)
26*4882a593Smuzhiyun #define IMX7_ENET_PLL_POWER	(0x1 << 5)
27*4882a593Smuzhiyun #define IMX7_DDR_PLL_POWER	(0x1 << 20)
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define PLL_LOCK_TIMEOUT	10000
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /**
32*4882a593Smuzhiyun  * struct clk_pllv3 - IMX PLL clock version 3
33*4882a593Smuzhiyun  * @hw:		clock source
34*4882a593Smuzhiyun  * @base:	 base address of PLL registers
35*4882a593Smuzhiyun  * @power_bit:	 pll power bit mask
36*4882a593Smuzhiyun  * @powerup_set: set power_bit to power up the PLL
37*4882a593Smuzhiyun  * @div_mask:	 mask of divider bits
38*4882a593Smuzhiyun  * @div_shift:	 shift of divider bits
39*4882a593Smuzhiyun  * @ref_clock:	reference clock rate
40*4882a593Smuzhiyun  * @num_offset:	num register offset
41*4882a593Smuzhiyun  * @denom_offset: denom register offset
42*4882a593Smuzhiyun  *
43*4882a593Smuzhiyun  * IMX PLL clock version 3, found on i.MX6 series.  Divider for pllv3
44*4882a593Smuzhiyun  * is actually a multiplier, and always sits at bit 0.
45*4882a593Smuzhiyun  */
46*4882a593Smuzhiyun struct clk_pllv3 {
47*4882a593Smuzhiyun 	struct clk_hw	hw;
48*4882a593Smuzhiyun 	void __iomem	*base;
49*4882a593Smuzhiyun 	u32		power_bit;
50*4882a593Smuzhiyun 	bool		powerup_set;
51*4882a593Smuzhiyun 	u32		div_mask;
52*4882a593Smuzhiyun 	u32		div_shift;
53*4882a593Smuzhiyun 	unsigned long	ref_clock;
54*4882a593Smuzhiyun 	u32		num_offset;
55*4882a593Smuzhiyun 	u32		denom_offset;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define to_clk_pllv3(_hw) container_of(_hw, struct clk_pllv3, hw)
59*4882a593Smuzhiyun 
clk_pllv3_wait_lock(struct clk_pllv3 * pll)60*4882a593Smuzhiyun static int clk_pllv3_wait_lock(struct clk_pllv3 *pll)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	u32 val = readl_relaxed(pll->base) & pll->power_bit;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	/* No need to wait for lock when pll is not powered up */
65*4882a593Smuzhiyun 	if ((pll->powerup_set && !val) || (!pll->powerup_set && val))
66*4882a593Smuzhiyun 		return 0;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	return readl_relaxed_poll_timeout(pll->base, val, val & BM_PLL_LOCK,
69*4882a593Smuzhiyun 					  500, PLL_LOCK_TIMEOUT);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
clk_pllv3_prepare(struct clk_hw * hw)72*4882a593Smuzhiyun static int clk_pllv3_prepare(struct clk_hw *hw)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	struct clk_pllv3 *pll = to_clk_pllv3(hw);
75*4882a593Smuzhiyun 	u32 val;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	val = readl_relaxed(pll->base);
78*4882a593Smuzhiyun 	if (pll->powerup_set)
79*4882a593Smuzhiyun 		val |= pll->power_bit;
80*4882a593Smuzhiyun 	else
81*4882a593Smuzhiyun 		val &= ~pll->power_bit;
82*4882a593Smuzhiyun 	writel_relaxed(val, pll->base);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	return clk_pllv3_wait_lock(pll);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
clk_pllv3_unprepare(struct clk_hw * hw)87*4882a593Smuzhiyun static void clk_pllv3_unprepare(struct clk_hw *hw)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	struct clk_pllv3 *pll = to_clk_pllv3(hw);
90*4882a593Smuzhiyun 	u32 val;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	val = readl_relaxed(pll->base);
93*4882a593Smuzhiyun 	if (pll->powerup_set)
94*4882a593Smuzhiyun 		val &= ~pll->power_bit;
95*4882a593Smuzhiyun 	else
96*4882a593Smuzhiyun 		val |= pll->power_bit;
97*4882a593Smuzhiyun 	writel_relaxed(val, pll->base);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
clk_pllv3_is_prepared(struct clk_hw * hw)100*4882a593Smuzhiyun static int clk_pllv3_is_prepared(struct clk_hw *hw)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	struct clk_pllv3 *pll = to_clk_pllv3(hw);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	if (readl_relaxed(pll->base) & BM_PLL_LOCK)
105*4882a593Smuzhiyun 		return 1;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	return 0;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
clk_pllv3_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)110*4882a593Smuzhiyun static unsigned long clk_pllv3_recalc_rate(struct clk_hw *hw,
111*4882a593Smuzhiyun 					   unsigned long parent_rate)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	struct clk_pllv3 *pll = to_clk_pllv3(hw);
114*4882a593Smuzhiyun 	u32 div = (readl_relaxed(pll->base) >> pll->div_shift)  & pll->div_mask;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	return (div == 1) ? parent_rate * 22 : parent_rate * 20;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
clk_pllv3_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)119*4882a593Smuzhiyun static long clk_pllv3_round_rate(struct clk_hw *hw, unsigned long rate,
120*4882a593Smuzhiyun 				 unsigned long *prate)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	unsigned long parent_rate = *prate;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	return (rate >= parent_rate * 22) ? parent_rate * 22 :
125*4882a593Smuzhiyun 					    parent_rate * 20;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
clk_pllv3_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)128*4882a593Smuzhiyun static int clk_pllv3_set_rate(struct clk_hw *hw, unsigned long rate,
129*4882a593Smuzhiyun 		unsigned long parent_rate)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	struct clk_pllv3 *pll = to_clk_pllv3(hw);
132*4882a593Smuzhiyun 	u32 val, div;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	if (rate == parent_rate * 22)
135*4882a593Smuzhiyun 		div = 1;
136*4882a593Smuzhiyun 	else if (rate == parent_rate * 20)
137*4882a593Smuzhiyun 		div = 0;
138*4882a593Smuzhiyun 	else
139*4882a593Smuzhiyun 		return -EINVAL;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	val = readl_relaxed(pll->base);
142*4882a593Smuzhiyun 	val &= ~(pll->div_mask << pll->div_shift);
143*4882a593Smuzhiyun 	val |= (div << pll->div_shift);
144*4882a593Smuzhiyun 	writel_relaxed(val, pll->base);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	return clk_pllv3_wait_lock(pll);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun static const struct clk_ops clk_pllv3_ops = {
150*4882a593Smuzhiyun 	.prepare	= clk_pllv3_prepare,
151*4882a593Smuzhiyun 	.unprepare	= clk_pllv3_unprepare,
152*4882a593Smuzhiyun 	.is_prepared	= clk_pllv3_is_prepared,
153*4882a593Smuzhiyun 	.recalc_rate	= clk_pllv3_recalc_rate,
154*4882a593Smuzhiyun 	.round_rate	= clk_pllv3_round_rate,
155*4882a593Smuzhiyun 	.set_rate	= clk_pllv3_set_rate,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
clk_pllv3_sys_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)158*4882a593Smuzhiyun static unsigned long clk_pllv3_sys_recalc_rate(struct clk_hw *hw,
159*4882a593Smuzhiyun 					       unsigned long parent_rate)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	struct clk_pllv3 *pll = to_clk_pllv3(hw);
162*4882a593Smuzhiyun 	u32 div = readl_relaxed(pll->base) & pll->div_mask;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	return parent_rate * div / 2;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
clk_pllv3_sys_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)167*4882a593Smuzhiyun static long clk_pllv3_sys_round_rate(struct clk_hw *hw, unsigned long rate,
168*4882a593Smuzhiyun 				     unsigned long *prate)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	unsigned long parent_rate = *prate;
171*4882a593Smuzhiyun 	unsigned long min_rate = parent_rate * 54 / 2;
172*4882a593Smuzhiyun 	unsigned long max_rate = parent_rate * 108 / 2;
173*4882a593Smuzhiyun 	u32 div;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	if (rate > max_rate)
176*4882a593Smuzhiyun 		rate = max_rate;
177*4882a593Smuzhiyun 	else if (rate < min_rate)
178*4882a593Smuzhiyun 		rate = min_rate;
179*4882a593Smuzhiyun 	div = rate * 2 / parent_rate;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	return parent_rate * div / 2;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
clk_pllv3_sys_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)184*4882a593Smuzhiyun static int clk_pllv3_sys_set_rate(struct clk_hw *hw, unsigned long rate,
185*4882a593Smuzhiyun 		unsigned long parent_rate)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	struct clk_pllv3 *pll = to_clk_pllv3(hw);
188*4882a593Smuzhiyun 	unsigned long min_rate = parent_rate * 54 / 2;
189*4882a593Smuzhiyun 	unsigned long max_rate = parent_rate * 108 / 2;
190*4882a593Smuzhiyun 	u32 val, div;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	if (rate < min_rate || rate > max_rate)
193*4882a593Smuzhiyun 		return -EINVAL;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	div = rate * 2 / parent_rate;
196*4882a593Smuzhiyun 	val = readl_relaxed(pll->base);
197*4882a593Smuzhiyun 	val &= ~pll->div_mask;
198*4882a593Smuzhiyun 	val |= div;
199*4882a593Smuzhiyun 	writel_relaxed(val, pll->base);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	return clk_pllv3_wait_lock(pll);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun static const struct clk_ops clk_pllv3_sys_ops = {
205*4882a593Smuzhiyun 	.prepare	= clk_pllv3_prepare,
206*4882a593Smuzhiyun 	.unprepare	= clk_pllv3_unprepare,
207*4882a593Smuzhiyun 	.is_prepared	= clk_pllv3_is_prepared,
208*4882a593Smuzhiyun 	.recalc_rate	= clk_pllv3_sys_recalc_rate,
209*4882a593Smuzhiyun 	.round_rate	= clk_pllv3_sys_round_rate,
210*4882a593Smuzhiyun 	.set_rate	= clk_pllv3_sys_set_rate,
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun 
clk_pllv3_av_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)213*4882a593Smuzhiyun static unsigned long clk_pllv3_av_recalc_rate(struct clk_hw *hw,
214*4882a593Smuzhiyun 					      unsigned long parent_rate)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	struct clk_pllv3 *pll = to_clk_pllv3(hw);
217*4882a593Smuzhiyun 	u32 mfn = readl_relaxed(pll->base + pll->num_offset);
218*4882a593Smuzhiyun 	u32 mfd = readl_relaxed(pll->base + pll->denom_offset);
219*4882a593Smuzhiyun 	u32 div = readl_relaxed(pll->base) & pll->div_mask;
220*4882a593Smuzhiyun 	u64 temp64 = (u64)parent_rate;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	temp64 *= mfn;
223*4882a593Smuzhiyun 	do_div(temp64, mfd);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	return parent_rate * div + (unsigned long)temp64;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
clk_pllv3_av_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)228*4882a593Smuzhiyun static long clk_pllv3_av_round_rate(struct clk_hw *hw, unsigned long rate,
229*4882a593Smuzhiyun 				    unsigned long *prate)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	unsigned long parent_rate = *prate;
232*4882a593Smuzhiyun 	unsigned long min_rate = parent_rate * 27;
233*4882a593Smuzhiyun 	unsigned long max_rate = parent_rate * 54;
234*4882a593Smuzhiyun 	u32 div;
235*4882a593Smuzhiyun 	u32 mfn, mfd = 1000000;
236*4882a593Smuzhiyun 	u32 max_mfd = 0x3FFFFFFF;
237*4882a593Smuzhiyun 	u64 temp64;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	if (rate > max_rate)
240*4882a593Smuzhiyun 		rate = max_rate;
241*4882a593Smuzhiyun 	else if (rate < min_rate)
242*4882a593Smuzhiyun 		rate = min_rate;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	if (parent_rate <= max_mfd)
245*4882a593Smuzhiyun 		mfd = parent_rate;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	div = rate / parent_rate;
248*4882a593Smuzhiyun 	temp64 = (u64) (rate - div * parent_rate);
249*4882a593Smuzhiyun 	temp64 *= mfd;
250*4882a593Smuzhiyun 	do_div(temp64, parent_rate);
251*4882a593Smuzhiyun 	mfn = temp64;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	temp64 = (u64)parent_rate;
254*4882a593Smuzhiyun 	temp64 *= mfn;
255*4882a593Smuzhiyun 	do_div(temp64, mfd);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	return parent_rate * div + (unsigned long)temp64;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
clk_pllv3_av_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)260*4882a593Smuzhiyun static int clk_pllv3_av_set_rate(struct clk_hw *hw, unsigned long rate,
261*4882a593Smuzhiyun 		unsigned long parent_rate)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	struct clk_pllv3 *pll = to_clk_pllv3(hw);
264*4882a593Smuzhiyun 	unsigned long min_rate = parent_rate * 27;
265*4882a593Smuzhiyun 	unsigned long max_rate = parent_rate * 54;
266*4882a593Smuzhiyun 	u32 val, div;
267*4882a593Smuzhiyun 	u32 mfn, mfd = 1000000;
268*4882a593Smuzhiyun 	u32 max_mfd = 0x3FFFFFFF;
269*4882a593Smuzhiyun 	u64 temp64;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	if (rate < min_rate || rate > max_rate)
272*4882a593Smuzhiyun 		return -EINVAL;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	if (parent_rate <= max_mfd)
275*4882a593Smuzhiyun 		mfd = parent_rate;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	div = rate / parent_rate;
278*4882a593Smuzhiyun 	temp64 = (u64) (rate - div * parent_rate);
279*4882a593Smuzhiyun 	temp64 *= mfd;
280*4882a593Smuzhiyun 	do_div(temp64, parent_rate);
281*4882a593Smuzhiyun 	mfn = temp64;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	val = readl_relaxed(pll->base);
284*4882a593Smuzhiyun 	val &= ~pll->div_mask;
285*4882a593Smuzhiyun 	val |= div;
286*4882a593Smuzhiyun 	writel_relaxed(val, pll->base);
287*4882a593Smuzhiyun 	writel_relaxed(mfn, pll->base + pll->num_offset);
288*4882a593Smuzhiyun 	writel_relaxed(mfd, pll->base + pll->denom_offset);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	return clk_pllv3_wait_lock(pll);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static const struct clk_ops clk_pllv3_av_ops = {
294*4882a593Smuzhiyun 	.prepare	= clk_pllv3_prepare,
295*4882a593Smuzhiyun 	.unprepare	= clk_pllv3_unprepare,
296*4882a593Smuzhiyun 	.is_prepared	= clk_pllv3_is_prepared,
297*4882a593Smuzhiyun 	.recalc_rate	= clk_pllv3_av_recalc_rate,
298*4882a593Smuzhiyun 	.round_rate	= clk_pllv3_av_round_rate,
299*4882a593Smuzhiyun 	.set_rate	= clk_pllv3_av_set_rate,
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun struct clk_pllv3_vf610_mf {
303*4882a593Smuzhiyun 	u32 mfi;	/* integer part, can be 20 or 22 */
304*4882a593Smuzhiyun 	u32 mfn;	/* numerator, 30-bit value */
305*4882a593Smuzhiyun 	u32 mfd;	/* denominator, 30-bit value, must be less than mfn */
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
clk_pllv3_vf610_mf_to_rate(unsigned long parent_rate,struct clk_pllv3_vf610_mf mf)308*4882a593Smuzhiyun static unsigned long clk_pllv3_vf610_mf_to_rate(unsigned long parent_rate,
309*4882a593Smuzhiyun 		struct clk_pllv3_vf610_mf mf)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	u64 temp64;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	temp64 = parent_rate;
314*4882a593Smuzhiyun 	temp64 *= mf.mfn;
315*4882a593Smuzhiyun 	do_div(temp64, mf.mfd);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	return (parent_rate * mf.mfi) + temp64;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
clk_pllv3_vf610_rate_to_mf(unsigned long parent_rate,unsigned long rate)320*4882a593Smuzhiyun static struct clk_pllv3_vf610_mf clk_pllv3_vf610_rate_to_mf(
321*4882a593Smuzhiyun 		unsigned long parent_rate, unsigned long rate)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	struct clk_pllv3_vf610_mf mf;
324*4882a593Smuzhiyun 	u64 temp64;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	mf.mfi = (rate >= 22 * parent_rate) ? 22 : 20;
327*4882a593Smuzhiyun 	mf.mfd = 0x3fffffff;	/* use max supported value for best accuracy */
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	if (rate <= parent_rate * mf.mfi)
330*4882a593Smuzhiyun 		mf.mfn = 0;
331*4882a593Smuzhiyun 	else if (rate >= parent_rate * (mf.mfi + 1))
332*4882a593Smuzhiyun 		mf.mfn = mf.mfd - 1;
333*4882a593Smuzhiyun 	else {
334*4882a593Smuzhiyun 		/* rate = parent_rate * (mfi + mfn/mfd) */
335*4882a593Smuzhiyun 		temp64 = rate - parent_rate * mf.mfi;
336*4882a593Smuzhiyun 		temp64 *= mf.mfd;
337*4882a593Smuzhiyun 		do_div(temp64, parent_rate);
338*4882a593Smuzhiyun 		mf.mfn = temp64;
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return mf;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
clk_pllv3_vf610_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)344*4882a593Smuzhiyun static unsigned long clk_pllv3_vf610_recalc_rate(struct clk_hw *hw,
345*4882a593Smuzhiyun 					      unsigned long parent_rate)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	struct clk_pllv3 *pll = to_clk_pllv3(hw);
348*4882a593Smuzhiyun 	struct clk_pllv3_vf610_mf mf;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	mf.mfn = readl_relaxed(pll->base + pll->num_offset);
351*4882a593Smuzhiyun 	mf.mfd = readl_relaxed(pll->base + pll->denom_offset);
352*4882a593Smuzhiyun 	mf.mfi = (readl_relaxed(pll->base) & pll->div_mask) ? 22 : 20;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	return clk_pllv3_vf610_mf_to_rate(parent_rate, mf);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
clk_pllv3_vf610_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)357*4882a593Smuzhiyun static long clk_pllv3_vf610_round_rate(struct clk_hw *hw, unsigned long rate,
358*4882a593Smuzhiyun 				    unsigned long *prate)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	struct clk_pllv3_vf610_mf mf = clk_pllv3_vf610_rate_to_mf(*prate, rate);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	return clk_pllv3_vf610_mf_to_rate(*prate, mf);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
clk_pllv3_vf610_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)365*4882a593Smuzhiyun static int clk_pllv3_vf610_set_rate(struct clk_hw *hw, unsigned long rate,
366*4882a593Smuzhiyun 		unsigned long parent_rate)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	struct clk_pllv3 *pll = to_clk_pllv3(hw);
369*4882a593Smuzhiyun 	struct clk_pllv3_vf610_mf mf =
370*4882a593Smuzhiyun 			clk_pllv3_vf610_rate_to_mf(parent_rate, rate);
371*4882a593Smuzhiyun 	u32 val;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	val = readl_relaxed(pll->base);
374*4882a593Smuzhiyun 	if (mf.mfi == 20)
375*4882a593Smuzhiyun 		val &= ~pll->div_mask;	/* clear bit for mfi=20 */
376*4882a593Smuzhiyun 	else
377*4882a593Smuzhiyun 		val |= pll->div_mask;	/* set bit for mfi=22 */
378*4882a593Smuzhiyun 	writel_relaxed(val, pll->base);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	writel_relaxed(mf.mfn, pll->base + pll->num_offset);
381*4882a593Smuzhiyun 	writel_relaxed(mf.mfd, pll->base + pll->denom_offset);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	return clk_pllv3_wait_lock(pll);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun static const struct clk_ops clk_pllv3_vf610_ops = {
387*4882a593Smuzhiyun 	.prepare	= clk_pllv3_prepare,
388*4882a593Smuzhiyun 	.unprepare	= clk_pllv3_unprepare,
389*4882a593Smuzhiyun 	.is_prepared	= clk_pllv3_is_prepared,
390*4882a593Smuzhiyun 	.recalc_rate	= clk_pllv3_vf610_recalc_rate,
391*4882a593Smuzhiyun 	.round_rate	= clk_pllv3_vf610_round_rate,
392*4882a593Smuzhiyun 	.set_rate	= clk_pllv3_vf610_set_rate,
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun 
clk_pllv3_enet_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)395*4882a593Smuzhiyun static unsigned long clk_pllv3_enet_recalc_rate(struct clk_hw *hw,
396*4882a593Smuzhiyun 						unsigned long parent_rate)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	struct clk_pllv3 *pll = to_clk_pllv3(hw);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	return pll->ref_clock;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun static const struct clk_ops clk_pllv3_enet_ops = {
404*4882a593Smuzhiyun 	.prepare	= clk_pllv3_prepare,
405*4882a593Smuzhiyun 	.unprepare	= clk_pllv3_unprepare,
406*4882a593Smuzhiyun 	.is_prepared	= clk_pllv3_is_prepared,
407*4882a593Smuzhiyun 	.recalc_rate	= clk_pllv3_enet_recalc_rate,
408*4882a593Smuzhiyun };
409*4882a593Smuzhiyun 
imx_clk_hw_pllv3(enum imx_pllv3_type type,const char * name,const char * parent_name,void __iomem * base,u32 div_mask)410*4882a593Smuzhiyun struct clk_hw *imx_clk_hw_pllv3(enum imx_pllv3_type type, const char *name,
411*4882a593Smuzhiyun 			  const char *parent_name, void __iomem *base,
412*4882a593Smuzhiyun 			  u32 div_mask)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun 	struct clk_pllv3 *pll;
415*4882a593Smuzhiyun 	const struct clk_ops *ops;
416*4882a593Smuzhiyun 	struct clk_hw *hw;
417*4882a593Smuzhiyun 	struct clk_init_data init;
418*4882a593Smuzhiyun 	int ret;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	pll = kzalloc(sizeof(*pll), GFP_KERNEL);
421*4882a593Smuzhiyun 	if (!pll)
422*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	pll->power_bit = BM_PLL_POWER;
425*4882a593Smuzhiyun 	pll->num_offset = PLL_NUM_OFFSET;
426*4882a593Smuzhiyun 	pll->denom_offset = PLL_DENOM_OFFSET;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	switch (type) {
429*4882a593Smuzhiyun 	case IMX_PLLV3_SYS:
430*4882a593Smuzhiyun 		ops = &clk_pllv3_sys_ops;
431*4882a593Smuzhiyun 		break;
432*4882a593Smuzhiyun 	case IMX_PLLV3_SYS_VF610:
433*4882a593Smuzhiyun 		ops = &clk_pllv3_vf610_ops;
434*4882a593Smuzhiyun 		pll->num_offset = PLL_VF610_NUM_OFFSET;
435*4882a593Smuzhiyun 		pll->denom_offset = PLL_VF610_DENOM_OFFSET;
436*4882a593Smuzhiyun 		break;
437*4882a593Smuzhiyun 	case IMX_PLLV3_USB_VF610:
438*4882a593Smuzhiyun 		pll->div_shift = 1;
439*4882a593Smuzhiyun 		fallthrough;
440*4882a593Smuzhiyun 	case IMX_PLLV3_USB:
441*4882a593Smuzhiyun 		ops = &clk_pllv3_ops;
442*4882a593Smuzhiyun 		pll->powerup_set = true;
443*4882a593Smuzhiyun 		break;
444*4882a593Smuzhiyun 	case IMX_PLLV3_AV_IMX7:
445*4882a593Smuzhiyun 		pll->num_offset = PLL_IMX7_NUM_OFFSET;
446*4882a593Smuzhiyun 		pll->denom_offset = PLL_IMX7_DENOM_OFFSET;
447*4882a593Smuzhiyun 		fallthrough;
448*4882a593Smuzhiyun 	case IMX_PLLV3_AV:
449*4882a593Smuzhiyun 		ops = &clk_pllv3_av_ops;
450*4882a593Smuzhiyun 		break;
451*4882a593Smuzhiyun 	case IMX_PLLV3_ENET_IMX7:
452*4882a593Smuzhiyun 		pll->power_bit = IMX7_ENET_PLL_POWER;
453*4882a593Smuzhiyun 		pll->ref_clock = 1000000000;
454*4882a593Smuzhiyun 		ops = &clk_pllv3_enet_ops;
455*4882a593Smuzhiyun 		break;
456*4882a593Smuzhiyun 	case IMX_PLLV3_ENET:
457*4882a593Smuzhiyun 		pll->ref_clock = 500000000;
458*4882a593Smuzhiyun 		ops = &clk_pllv3_enet_ops;
459*4882a593Smuzhiyun 		break;
460*4882a593Smuzhiyun 	case IMX_PLLV3_DDR_IMX7:
461*4882a593Smuzhiyun 		pll->power_bit = IMX7_DDR_PLL_POWER;
462*4882a593Smuzhiyun 		pll->num_offset = PLL_IMX7_NUM_OFFSET;
463*4882a593Smuzhiyun 		pll->denom_offset = PLL_IMX7_DENOM_OFFSET;
464*4882a593Smuzhiyun 		ops = &clk_pllv3_av_ops;
465*4882a593Smuzhiyun 		break;
466*4882a593Smuzhiyun 	default:
467*4882a593Smuzhiyun 		ops = &clk_pllv3_ops;
468*4882a593Smuzhiyun 	}
469*4882a593Smuzhiyun 	pll->base = base;
470*4882a593Smuzhiyun 	pll->div_mask = div_mask;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	init.name = name;
473*4882a593Smuzhiyun 	init.ops = ops;
474*4882a593Smuzhiyun 	init.flags = 0;
475*4882a593Smuzhiyun 	init.parent_names = &parent_name;
476*4882a593Smuzhiyun 	init.num_parents = 1;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	pll->hw.init = &init;
479*4882a593Smuzhiyun 	hw = &pll->hw;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	ret = clk_hw_register(NULL, hw);
482*4882a593Smuzhiyun 	if (ret) {
483*4882a593Smuzhiyun 		kfree(pll);
484*4882a593Smuzhiyun 		return ERR_PTR(ret);
485*4882a593Smuzhiyun 	}
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	return hw;
488*4882a593Smuzhiyun }
489