xref: /OK3568_Linux_fs/kernel/drivers/clk/imx/clk-pllv2.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #include <linux/kernel.h>
3*4882a593Smuzhiyun #include <linux/clk.h>
4*4882a593Smuzhiyun #include <linux/io.h>
5*4882a593Smuzhiyun #include <linux/errno.h>
6*4882a593Smuzhiyun #include <linux/delay.h>
7*4882a593Smuzhiyun #include <linux/slab.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <asm/div64.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "clk.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define to_clk_pllv2(clk) (container_of(clk, struct clk_pllv2, clk))
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* PLL Register Offsets */
17*4882a593Smuzhiyun #define MXC_PLL_DP_CTL			0x00
18*4882a593Smuzhiyun #define MXC_PLL_DP_CONFIG		0x04
19*4882a593Smuzhiyun #define MXC_PLL_DP_OP			0x08
20*4882a593Smuzhiyun #define MXC_PLL_DP_MFD			0x0C
21*4882a593Smuzhiyun #define MXC_PLL_DP_MFN			0x10
22*4882a593Smuzhiyun #define MXC_PLL_DP_MFNMINUS		0x14
23*4882a593Smuzhiyun #define MXC_PLL_DP_MFNPLUS		0x18
24*4882a593Smuzhiyun #define MXC_PLL_DP_HFS_OP		0x1C
25*4882a593Smuzhiyun #define MXC_PLL_DP_HFS_MFD		0x20
26*4882a593Smuzhiyun #define MXC_PLL_DP_HFS_MFN		0x24
27*4882a593Smuzhiyun #define MXC_PLL_DP_MFN_TOGC		0x28
28*4882a593Smuzhiyun #define MXC_PLL_DP_DESTAT		0x2c
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* PLL Register Bit definitions */
31*4882a593Smuzhiyun #define MXC_PLL_DP_CTL_MUL_CTRL		0x2000
32*4882a593Smuzhiyun #define MXC_PLL_DP_CTL_DPDCK0_2_EN	0x1000
33*4882a593Smuzhiyun #define MXC_PLL_DP_CTL_DPDCK0_2_OFFSET	12
34*4882a593Smuzhiyun #define MXC_PLL_DP_CTL_ADE		0x800
35*4882a593Smuzhiyun #define MXC_PLL_DP_CTL_REF_CLK_DIV	0x400
36*4882a593Smuzhiyun #define MXC_PLL_DP_CTL_REF_CLK_SEL_MASK	(3 << 8)
37*4882a593Smuzhiyun #define MXC_PLL_DP_CTL_REF_CLK_SEL_OFFSET	8
38*4882a593Smuzhiyun #define MXC_PLL_DP_CTL_HFSM		0x80
39*4882a593Smuzhiyun #define MXC_PLL_DP_CTL_PRE		0x40
40*4882a593Smuzhiyun #define MXC_PLL_DP_CTL_UPEN		0x20
41*4882a593Smuzhiyun #define MXC_PLL_DP_CTL_RST		0x10
42*4882a593Smuzhiyun #define MXC_PLL_DP_CTL_RCP		0x8
43*4882a593Smuzhiyun #define MXC_PLL_DP_CTL_PLM		0x4
44*4882a593Smuzhiyun #define MXC_PLL_DP_CTL_BRM0		0x2
45*4882a593Smuzhiyun #define MXC_PLL_DP_CTL_LRF		0x1
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define MXC_PLL_DP_CONFIG_BIST		0x8
48*4882a593Smuzhiyun #define MXC_PLL_DP_CONFIG_SJC_CE	0x4
49*4882a593Smuzhiyun #define MXC_PLL_DP_CONFIG_AREN		0x2
50*4882a593Smuzhiyun #define MXC_PLL_DP_CONFIG_LDREQ		0x1
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define MXC_PLL_DP_OP_MFI_OFFSET	4
53*4882a593Smuzhiyun #define MXC_PLL_DP_OP_MFI_MASK		(0xF << 4)
54*4882a593Smuzhiyun #define MXC_PLL_DP_OP_PDF_OFFSET	0
55*4882a593Smuzhiyun #define MXC_PLL_DP_OP_PDF_MASK		0xF
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define MXC_PLL_DP_MFD_OFFSET		0
58*4882a593Smuzhiyun #define MXC_PLL_DP_MFD_MASK		0x07FFFFFF
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define MXC_PLL_DP_MFN_OFFSET		0x0
61*4882a593Smuzhiyun #define MXC_PLL_DP_MFN_MASK		0x07FFFFFF
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define MXC_PLL_DP_MFN_TOGC_TOG_DIS	(1 << 17)
64*4882a593Smuzhiyun #define MXC_PLL_DP_MFN_TOGC_TOG_EN	(1 << 16)
65*4882a593Smuzhiyun #define MXC_PLL_DP_MFN_TOGC_CNT_OFFSET	0x0
66*4882a593Smuzhiyun #define MXC_PLL_DP_MFN_TOGC_CNT_MASK	0xFFFF
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define MXC_PLL_DP_DESTAT_TOG_SEL	(1 << 31)
69*4882a593Smuzhiyun #define MXC_PLL_DP_DESTAT_MFN		0x07FFFFFF
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define MAX_DPLL_WAIT_TRIES	1000 /* 1000 * udelay(1) = 1ms */
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun struct clk_pllv2 {
74*4882a593Smuzhiyun 	struct clk_hw	hw;
75*4882a593Smuzhiyun 	void __iomem	*base;
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
__clk_pllv2_recalc_rate(unsigned long parent_rate,u32 dp_ctl,u32 dp_op,u32 dp_mfd,u32 dp_mfn)78*4882a593Smuzhiyun static unsigned long __clk_pllv2_recalc_rate(unsigned long parent_rate,
79*4882a593Smuzhiyun 		u32 dp_ctl, u32 dp_op, u32 dp_mfd, u32 dp_mfn)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	long mfi, mfn, mfd, pdf, ref_clk;
82*4882a593Smuzhiyun 	unsigned long dbl;
83*4882a593Smuzhiyun 	u64 temp;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	dbl = dp_ctl & MXC_PLL_DP_CTL_DPDCK0_2_EN;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	pdf = dp_op & MXC_PLL_DP_OP_PDF_MASK;
88*4882a593Smuzhiyun 	mfi = (dp_op & MXC_PLL_DP_OP_MFI_MASK) >> MXC_PLL_DP_OP_MFI_OFFSET;
89*4882a593Smuzhiyun 	mfi = (mfi <= 5) ? 5 : mfi;
90*4882a593Smuzhiyun 	mfd = dp_mfd & MXC_PLL_DP_MFD_MASK;
91*4882a593Smuzhiyun 	mfn = dp_mfn & MXC_PLL_DP_MFN_MASK;
92*4882a593Smuzhiyun 	mfn = sign_extend32(mfn, 26);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	ref_clk = 2 * parent_rate;
95*4882a593Smuzhiyun 	if (dbl != 0)
96*4882a593Smuzhiyun 		ref_clk *= 2;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	ref_clk /= (pdf + 1);
99*4882a593Smuzhiyun 	temp = (u64) ref_clk * abs(mfn);
100*4882a593Smuzhiyun 	do_div(temp, mfd + 1);
101*4882a593Smuzhiyun 	if (mfn < 0)
102*4882a593Smuzhiyun 		temp = (ref_clk * mfi) - temp;
103*4882a593Smuzhiyun 	else
104*4882a593Smuzhiyun 		temp = (ref_clk * mfi) + temp;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	return temp;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
clk_pllv2_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)109*4882a593Smuzhiyun static unsigned long clk_pllv2_recalc_rate(struct clk_hw *hw,
110*4882a593Smuzhiyun 		unsigned long parent_rate)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	u32 dp_op, dp_mfd, dp_mfn, dp_ctl;
113*4882a593Smuzhiyun 	void __iomem *pllbase;
114*4882a593Smuzhiyun 	struct clk_pllv2 *pll = to_clk_pllv2(hw);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	pllbase = pll->base;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
119*4882a593Smuzhiyun 	dp_op = __raw_readl(pllbase + MXC_PLL_DP_OP);
120*4882a593Smuzhiyun 	dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_MFD);
121*4882a593Smuzhiyun 	dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_MFN);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	return __clk_pllv2_recalc_rate(parent_rate, dp_ctl, dp_op, dp_mfd, dp_mfn);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
__clk_pllv2_set_rate(unsigned long rate,unsigned long parent_rate,u32 * dp_op,u32 * dp_mfd,u32 * dp_mfn)126*4882a593Smuzhiyun static int __clk_pllv2_set_rate(unsigned long rate, unsigned long parent_rate,
127*4882a593Smuzhiyun 		u32 *dp_op, u32 *dp_mfd, u32 *dp_mfn)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	u32 reg;
130*4882a593Smuzhiyun 	long mfi, pdf, mfn, mfd = 999999;
131*4882a593Smuzhiyun 	u64 temp64;
132*4882a593Smuzhiyun 	unsigned long quad_parent_rate;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	quad_parent_rate = 4 * parent_rate;
135*4882a593Smuzhiyun 	pdf = mfi = -1;
136*4882a593Smuzhiyun 	while (++pdf < 16 && mfi < 5)
137*4882a593Smuzhiyun 		mfi = rate * (pdf+1) / quad_parent_rate;
138*4882a593Smuzhiyun 	if (mfi > 15)
139*4882a593Smuzhiyun 		return -EINVAL;
140*4882a593Smuzhiyun 	pdf--;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	temp64 = rate * (pdf + 1) - quad_parent_rate * mfi;
143*4882a593Smuzhiyun 	do_div(temp64, quad_parent_rate / 1000000);
144*4882a593Smuzhiyun 	mfn = (long)temp64;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	reg = mfi << 4 | pdf;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	*dp_op = reg;
149*4882a593Smuzhiyun 	*dp_mfd = mfd;
150*4882a593Smuzhiyun 	*dp_mfn = mfn;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
clk_pllv2_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)155*4882a593Smuzhiyun static int clk_pllv2_set_rate(struct clk_hw *hw, unsigned long rate,
156*4882a593Smuzhiyun 		unsigned long parent_rate)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	struct clk_pllv2 *pll = to_clk_pllv2(hw);
159*4882a593Smuzhiyun 	void __iomem *pllbase;
160*4882a593Smuzhiyun 	u32 dp_ctl, dp_op, dp_mfd, dp_mfn;
161*4882a593Smuzhiyun 	int ret;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	pllbase = pll->base;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	ret = __clk_pllv2_set_rate(rate, parent_rate, &dp_op, &dp_mfd, &dp_mfn);
167*4882a593Smuzhiyun 	if (ret)
168*4882a593Smuzhiyun 		return ret;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
171*4882a593Smuzhiyun 	/* use dpdck0_2 */
172*4882a593Smuzhiyun 	__raw_writel(dp_ctl | 0x1000L, pllbase + MXC_PLL_DP_CTL);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	__raw_writel(dp_op, pllbase + MXC_PLL_DP_OP);
175*4882a593Smuzhiyun 	__raw_writel(dp_mfd, pllbase + MXC_PLL_DP_MFD);
176*4882a593Smuzhiyun 	__raw_writel(dp_mfn, pllbase + MXC_PLL_DP_MFN);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	return 0;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
clk_pllv2_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)181*4882a593Smuzhiyun static long clk_pllv2_round_rate(struct clk_hw *hw, unsigned long rate,
182*4882a593Smuzhiyun 		unsigned long *prate)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	u32 dp_op, dp_mfd, dp_mfn;
185*4882a593Smuzhiyun 	int ret;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	ret = __clk_pllv2_set_rate(rate, *prate, &dp_op, &dp_mfd, &dp_mfn);
188*4882a593Smuzhiyun 	if (ret)
189*4882a593Smuzhiyun 		return ret;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	return __clk_pllv2_recalc_rate(*prate, MXC_PLL_DP_CTL_DPDCK0_2_EN,
192*4882a593Smuzhiyun 			dp_op, dp_mfd, dp_mfn);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
clk_pllv2_prepare(struct clk_hw * hw)195*4882a593Smuzhiyun static int clk_pllv2_prepare(struct clk_hw *hw)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	struct clk_pllv2 *pll = to_clk_pllv2(hw);
198*4882a593Smuzhiyun 	u32 reg;
199*4882a593Smuzhiyun 	void __iomem *pllbase;
200*4882a593Smuzhiyun 	int i = 0;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	pllbase = pll->base;
203*4882a593Smuzhiyun 	reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) | MXC_PLL_DP_CTL_UPEN;
204*4882a593Smuzhiyun 	__raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	/* Wait for lock */
207*4882a593Smuzhiyun 	do {
208*4882a593Smuzhiyun 		reg = __raw_readl(pllbase + MXC_PLL_DP_CTL);
209*4882a593Smuzhiyun 		if (reg & MXC_PLL_DP_CTL_LRF)
210*4882a593Smuzhiyun 			break;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 		udelay(1);
213*4882a593Smuzhiyun 	} while (++i < MAX_DPLL_WAIT_TRIES);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	if (i == MAX_DPLL_WAIT_TRIES) {
216*4882a593Smuzhiyun 		pr_err("MX5: pll locking failed\n");
217*4882a593Smuzhiyun 		return -EINVAL;
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	return 0;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
clk_pllv2_unprepare(struct clk_hw * hw)223*4882a593Smuzhiyun static void clk_pllv2_unprepare(struct clk_hw *hw)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	struct clk_pllv2 *pll = to_clk_pllv2(hw);
226*4882a593Smuzhiyun 	u32 reg;
227*4882a593Smuzhiyun 	void __iomem *pllbase;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	pllbase = pll->base;
230*4882a593Smuzhiyun 	reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) & ~MXC_PLL_DP_CTL_UPEN;
231*4882a593Smuzhiyun 	__raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun static const struct clk_ops clk_pllv2_ops = {
235*4882a593Smuzhiyun 	.prepare = clk_pllv2_prepare,
236*4882a593Smuzhiyun 	.unprepare = clk_pllv2_unprepare,
237*4882a593Smuzhiyun 	.recalc_rate = clk_pllv2_recalc_rate,
238*4882a593Smuzhiyun 	.round_rate = clk_pllv2_round_rate,
239*4882a593Smuzhiyun 	.set_rate = clk_pllv2_set_rate,
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun 
imx_clk_hw_pllv2(const char * name,const char * parent,void __iomem * base)242*4882a593Smuzhiyun struct clk_hw *imx_clk_hw_pllv2(const char *name, const char *parent,
243*4882a593Smuzhiyun 		void __iomem *base)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	struct clk_pllv2 *pll;
246*4882a593Smuzhiyun 	struct clk_hw *hw;
247*4882a593Smuzhiyun 	struct clk_init_data init;
248*4882a593Smuzhiyun 	int ret;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	pll = kzalloc(sizeof(*pll), GFP_KERNEL);
251*4882a593Smuzhiyun 	if (!pll)
252*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	pll->base = base;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	init.name = name;
257*4882a593Smuzhiyun 	init.ops = &clk_pllv2_ops;
258*4882a593Smuzhiyun 	init.flags = 0;
259*4882a593Smuzhiyun 	init.parent_names = &parent;
260*4882a593Smuzhiyun 	init.num_parents = 1;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	pll->hw.init = &init;
263*4882a593Smuzhiyun 	hw = &pll->hw;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	ret = clk_hw_register(NULL, hw);
266*4882a593Smuzhiyun 	if (ret) {
267*4882a593Smuzhiyun 		kfree(pll);
268*4882a593Smuzhiyun 		return ERR_PTR(ret);
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	return hw;
272*4882a593Smuzhiyun }
273