xref: /OK3568_Linux_fs/kernel/drivers/clk/imx/clk-pllv1.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #include <linux/bits.h>
3*4882a593Smuzhiyun #include <linux/clk-provider.h>
4*4882a593Smuzhiyun #include <linux/io.h>
5*4882a593Smuzhiyun #include <linux/slab.h>
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include "clk.h"
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun /**
12*4882a593Smuzhiyun  * pll v1
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * @clk_hw	clock source
15*4882a593Smuzhiyun  * @parent	the parent clock name
16*4882a593Smuzhiyun  * @base	base address of pll registers
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  * PLL clock version 1, found on i.MX1/21/25/27/31/35
19*4882a593Smuzhiyun  */
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define MFN_BITS	(10)
22*4882a593Smuzhiyun #define MFN_SIGN	(BIT(MFN_BITS - 1))
23*4882a593Smuzhiyun #define MFN_MASK	(MFN_SIGN - 1)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun struct clk_pllv1 {
26*4882a593Smuzhiyun 	struct clk_hw	hw;
27*4882a593Smuzhiyun 	void __iomem	*base;
28*4882a593Smuzhiyun 	enum imx_pllv1_type type;
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define to_clk_pllv1(clk) (container_of(clk, struct clk_pllv1, clk))
32*4882a593Smuzhiyun 
is_imx1_pllv1(struct clk_pllv1 * pll)33*4882a593Smuzhiyun static inline bool is_imx1_pllv1(struct clk_pllv1 *pll)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	return pll->type == IMX_PLLV1_IMX1;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun 
is_imx21_pllv1(struct clk_pllv1 * pll)38*4882a593Smuzhiyun static inline bool is_imx21_pllv1(struct clk_pllv1 *pll)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	return pll->type == IMX_PLLV1_IMX21;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
is_imx27_pllv1(struct clk_pllv1 * pll)43*4882a593Smuzhiyun static inline bool is_imx27_pllv1(struct clk_pllv1 *pll)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	return pll->type == IMX_PLLV1_IMX27;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun 
mfn_is_negative(struct clk_pllv1 * pll,unsigned int mfn)48*4882a593Smuzhiyun static inline bool mfn_is_negative(struct clk_pllv1 *pll, unsigned int mfn)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	return !is_imx1_pllv1(pll) && !is_imx21_pllv1(pll) && (mfn & MFN_SIGN);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun 
clk_pllv1_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)53*4882a593Smuzhiyun static unsigned long clk_pllv1_recalc_rate(struct clk_hw *hw,
54*4882a593Smuzhiyun 		unsigned long parent_rate)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	struct clk_pllv1 *pll = to_clk_pllv1(hw);
57*4882a593Smuzhiyun 	unsigned long long ull;
58*4882a593Smuzhiyun 	int mfn_abs;
59*4882a593Smuzhiyun 	unsigned int mfi, mfn, mfd, pd;
60*4882a593Smuzhiyun 	u32 reg;
61*4882a593Smuzhiyun 	unsigned long rate;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	reg = readl(pll->base);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	/*
66*4882a593Smuzhiyun 	 * Get the resulting clock rate from a PLL register value and the input
67*4882a593Smuzhiyun 	 * frequency. PLLs with this register layout can be found on i.MX1,
68*4882a593Smuzhiyun 	 * i.MX21, i.MX27 and i,MX31
69*4882a593Smuzhiyun 	 *
70*4882a593Smuzhiyun 	 *                  mfi + mfn / (mfd + 1)
71*4882a593Smuzhiyun 	 *  f = 2 * f_ref * --------------------
72*4882a593Smuzhiyun 	 *                        pd + 1
73*4882a593Smuzhiyun 	 */
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	mfi = (reg >> 10) & 0xf;
76*4882a593Smuzhiyun 	mfn = reg & 0x3ff;
77*4882a593Smuzhiyun 	mfd = (reg >> 16) & 0x3ff;
78*4882a593Smuzhiyun 	pd =  (reg >> 26) & 0xf;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	mfi = mfi <= 5 ? 5 : mfi;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	mfn_abs = mfn;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/*
85*4882a593Smuzhiyun 	 * On all i.MXs except i.MX1 and i.MX21 mfn is a 10bit
86*4882a593Smuzhiyun 	 * 2's complements number.
87*4882a593Smuzhiyun 	 * On i.MX27 the bit 9 is the sign bit.
88*4882a593Smuzhiyun 	 */
89*4882a593Smuzhiyun 	if (mfn_is_negative(pll, mfn)) {
90*4882a593Smuzhiyun 		if (is_imx27_pllv1(pll))
91*4882a593Smuzhiyun 			mfn_abs = mfn & MFN_MASK;
92*4882a593Smuzhiyun 		else
93*4882a593Smuzhiyun 			mfn_abs = BIT(MFN_BITS) - mfn;
94*4882a593Smuzhiyun 	}
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	rate = parent_rate * 2;
97*4882a593Smuzhiyun 	rate /= pd + 1;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	ull = (unsigned long long)rate * mfn_abs;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	do_div(ull, mfd + 1);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	if (mfn_is_negative(pll, mfn))
104*4882a593Smuzhiyun 		ull = (rate * mfi) - ull;
105*4882a593Smuzhiyun 	else
106*4882a593Smuzhiyun 		ull = (rate * mfi) + ull;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	return ull;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun static const struct clk_ops clk_pllv1_ops = {
112*4882a593Smuzhiyun 	.recalc_rate = clk_pllv1_recalc_rate,
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
imx_clk_hw_pllv1(enum imx_pllv1_type type,const char * name,const char * parent,void __iomem * base)115*4882a593Smuzhiyun struct clk_hw *imx_clk_hw_pllv1(enum imx_pllv1_type type, const char *name,
116*4882a593Smuzhiyun 		const char *parent, void __iomem *base)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	struct clk_pllv1 *pll;
119*4882a593Smuzhiyun 	struct clk_hw *hw;
120*4882a593Smuzhiyun 	struct clk_init_data init;
121*4882a593Smuzhiyun 	int ret;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	pll = kmalloc(sizeof(*pll), GFP_KERNEL);
124*4882a593Smuzhiyun 	if (!pll)
125*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	pll->base = base;
128*4882a593Smuzhiyun 	pll->type = type;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	init.name = name;
131*4882a593Smuzhiyun 	init.ops = &clk_pllv1_ops;
132*4882a593Smuzhiyun 	init.flags = 0;
133*4882a593Smuzhiyun 	init.parent_names = &parent;
134*4882a593Smuzhiyun 	init.num_parents = 1;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	pll->hw.init = &init;
137*4882a593Smuzhiyun 	hw = &pll->hw;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	ret = clk_hw_register(NULL, hw);
140*4882a593Smuzhiyun 	if (ret) {
141*4882a593Smuzhiyun 		kfree(pll);
142*4882a593Smuzhiyun 		return ERR_PTR(ret);
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	return hw;
146*4882a593Smuzhiyun }
147