xref: /OK3568_Linux_fs/kernel/drivers/clk/imx/clk-pfdv2.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2016 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun  * Copyright 2017~2018 NXP
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author: Dong Aisheng <aisheng.dong@nxp.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/clk-provider.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/iopoll.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "clk.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /**
19*4882a593Smuzhiyun  * struct clk_pfdv2 - IMX PFD clock
20*4882a593Smuzhiyun  * @hw:		clock source
21*4882a593Smuzhiyun  * @reg:	PFD register address
22*4882a593Smuzhiyun  * @gate_bit:	Gate bit offset
23*4882a593Smuzhiyun  * @vld_bit:	Valid bit offset
24*4882a593Smuzhiyun  * @frac_off:	PLL Fractional Divider offset
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun struct clk_pfdv2 {
28*4882a593Smuzhiyun 	struct clk_hw	hw;
29*4882a593Smuzhiyun 	void __iomem	*reg;
30*4882a593Smuzhiyun 	u8		gate_bit;
31*4882a593Smuzhiyun 	u8		vld_bit;
32*4882a593Smuzhiyun 	u8		frac_off;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define to_clk_pfdv2(_hw) container_of(_hw, struct clk_pfdv2, hw)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define CLK_PFDV2_FRAC_MASK 0x3f
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define LOCK_TIMEOUT_US		USEC_PER_MSEC
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static DEFINE_SPINLOCK(pfd_lock);
42*4882a593Smuzhiyun 
clk_pfdv2_wait(struct clk_pfdv2 * pfd)43*4882a593Smuzhiyun static int clk_pfdv2_wait(struct clk_pfdv2 *pfd)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	u32 val;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	return readl_poll_timeout(pfd->reg, val, val & (1 << pfd->vld_bit),
48*4882a593Smuzhiyun 				  0, LOCK_TIMEOUT_US);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun 
clk_pfdv2_enable(struct clk_hw * hw)51*4882a593Smuzhiyun static int clk_pfdv2_enable(struct clk_hw *hw)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	struct clk_pfdv2 *pfd = to_clk_pfdv2(hw);
54*4882a593Smuzhiyun 	unsigned long flags;
55*4882a593Smuzhiyun 	u32 val;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	spin_lock_irqsave(&pfd_lock, flags);
58*4882a593Smuzhiyun 	val = readl_relaxed(pfd->reg);
59*4882a593Smuzhiyun 	val &= ~(1 << pfd->gate_bit);
60*4882a593Smuzhiyun 	writel_relaxed(val, pfd->reg);
61*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pfd_lock, flags);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	return clk_pfdv2_wait(pfd);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
clk_pfdv2_disable(struct clk_hw * hw)66*4882a593Smuzhiyun static void clk_pfdv2_disable(struct clk_hw *hw)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	struct clk_pfdv2 *pfd = to_clk_pfdv2(hw);
69*4882a593Smuzhiyun 	unsigned long flags;
70*4882a593Smuzhiyun 	u32 val;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	spin_lock_irqsave(&pfd_lock, flags);
73*4882a593Smuzhiyun 	val = readl_relaxed(pfd->reg);
74*4882a593Smuzhiyun 	val |= (1 << pfd->gate_bit);
75*4882a593Smuzhiyun 	writel_relaxed(val, pfd->reg);
76*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pfd_lock, flags);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
clk_pfdv2_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)79*4882a593Smuzhiyun static unsigned long clk_pfdv2_recalc_rate(struct clk_hw *hw,
80*4882a593Smuzhiyun 					   unsigned long parent_rate)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct clk_pfdv2 *pfd = to_clk_pfdv2(hw);
83*4882a593Smuzhiyun 	u64 tmp = parent_rate;
84*4882a593Smuzhiyun 	u8 frac;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	frac = (readl_relaxed(pfd->reg) >> pfd->frac_off)
87*4882a593Smuzhiyun 		& CLK_PFDV2_FRAC_MASK;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	if (!frac) {
90*4882a593Smuzhiyun 		pr_debug("clk_pfdv2: %s invalid pfd frac value 0\n",
91*4882a593Smuzhiyun 			 clk_hw_get_name(hw));
92*4882a593Smuzhiyun 		return 0;
93*4882a593Smuzhiyun 	}
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	tmp *= 18;
96*4882a593Smuzhiyun 	do_div(tmp, frac);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	return tmp;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
clk_pfdv2_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)101*4882a593Smuzhiyun static int clk_pfdv2_determine_rate(struct clk_hw *hw,
102*4882a593Smuzhiyun 				    struct clk_rate_request *req)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	unsigned long parent_rates[] = {
105*4882a593Smuzhiyun 					480000000,
106*4882a593Smuzhiyun 					528000000,
107*4882a593Smuzhiyun 					req->best_parent_rate
108*4882a593Smuzhiyun 				       };
109*4882a593Smuzhiyun 	unsigned long best_rate = -1UL, rate = req->rate;
110*4882a593Smuzhiyun 	unsigned long best_parent_rate = req->best_parent_rate;
111*4882a593Smuzhiyun 	u64 tmp;
112*4882a593Smuzhiyun 	u8 frac;
113*4882a593Smuzhiyun 	int i;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(parent_rates); i++) {
116*4882a593Smuzhiyun 		tmp = parent_rates[i];
117*4882a593Smuzhiyun 		tmp = tmp * 18 + rate / 2;
118*4882a593Smuzhiyun 		do_div(tmp, rate);
119*4882a593Smuzhiyun 		frac = tmp;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 		if (frac < 12)
122*4882a593Smuzhiyun 			frac = 12;
123*4882a593Smuzhiyun 		else if (frac > 35)
124*4882a593Smuzhiyun 			frac = 35;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 		tmp = parent_rates[i];
127*4882a593Smuzhiyun 		tmp *= 18;
128*4882a593Smuzhiyun 		do_div(tmp, frac);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 		if (abs(tmp - req->rate) < abs(best_rate - req->rate)) {
131*4882a593Smuzhiyun 			best_rate = tmp;
132*4882a593Smuzhiyun 			best_parent_rate = parent_rates[i];
133*4882a593Smuzhiyun 		}
134*4882a593Smuzhiyun 	}
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	req->best_parent_rate = best_parent_rate;
137*4882a593Smuzhiyun 	req->rate = best_rate;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	return 0;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
clk_pfdv2_is_enabled(struct clk_hw * hw)142*4882a593Smuzhiyun static int clk_pfdv2_is_enabled(struct clk_hw *hw)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	struct clk_pfdv2 *pfd = to_clk_pfdv2(hw);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	if (readl_relaxed(pfd->reg) & (1 << pfd->gate_bit))
147*4882a593Smuzhiyun 		return 0;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	return 1;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
clk_pfdv2_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)152*4882a593Smuzhiyun static int clk_pfdv2_set_rate(struct clk_hw *hw, unsigned long rate,
153*4882a593Smuzhiyun 			      unsigned long parent_rate)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	struct clk_pfdv2 *pfd = to_clk_pfdv2(hw);
156*4882a593Smuzhiyun 	unsigned long flags;
157*4882a593Smuzhiyun 	u64 tmp = parent_rate;
158*4882a593Smuzhiyun 	u32 val;
159*4882a593Smuzhiyun 	u8 frac;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	if (!rate)
162*4882a593Smuzhiyun 		return -EINVAL;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	/* PFD can NOT change rate without gating */
165*4882a593Smuzhiyun 	WARN_ON(clk_pfdv2_is_enabled(hw));
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	tmp = tmp * 18 + rate / 2;
168*4882a593Smuzhiyun 	do_div(tmp, rate);
169*4882a593Smuzhiyun 	frac = tmp;
170*4882a593Smuzhiyun 	if (frac < 12)
171*4882a593Smuzhiyun 		frac = 12;
172*4882a593Smuzhiyun 	else if (frac > 35)
173*4882a593Smuzhiyun 		frac = 35;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	spin_lock_irqsave(&pfd_lock, flags);
176*4882a593Smuzhiyun 	val = readl_relaxed(pfd->reg);
177*4882a593Smuzhiyun 	val &= ~(CLK_PFDV2_FRAC_MASK << pfd->frac_off);
178*4882a593Smuzhiyun 	val |= frac << pfd->frac_off;
179*4882a593Smuzhiyun 	writel_relaxed(val, pfd->reg);
180*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pfd_lock, flags);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	return 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun static const struct clk_ops clk_pfdv2_ops = {
186*4882a593Smuzhiyun 	.enable		= clk_pfdv2_enable,
187*4882a593Smuzhiyun 	.disable	= clk_pfdv2_disable,
188*4882a593Smuzhiyun 	.recalc_rate	= clk_pfdv2_recalc_rate,
189*4882a593Smuzhiyun 	.determine_rate	= clk_pfdv2_determine_rate,
190*4882a593Smuzhiyun 	.set_rate	= clk_pfdv2_set_rate,
191*4882a593Smuzhiyun 	.is_enabled     = clk_pfdv2_is_enabled,
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
imx_clk_hw_pfdv2(const char * name,const char * parent_name,void __iomem * reg,u8 idx)194*4882a593Smuzhiyun struct clk_hw *imx_clk_hw_pfdv2(const char *name, const char *parent_name,
195*4882a593Smuzhiyun 			     void __iomem *reg, u8 idx)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	struct clk_init_data init;
198*4882a593Smuzhiyun 	struct clk_pfdv2 *pfd;
199*4882a593Smuzhiyun 	struct clk_hw *hw;
200*4882a593Smuzhiyun 	int ret;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	WARN_ON(idx > 3);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	pfd = kzalloc(sizeof(*pfd), GFP_KERNEL);
205*4882a593Smuzhiyun 	if (!pfd)
206*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	pfd->reg = reg;
209*4882a593Smuzhiyun 	pfd->gate_bit = (idx + 1) * 8 - 1;
210*4882a593Smuzhiyun 	pfd->vld_bit = pfd->gate_bit - 1;
211*4882a593Smuzhiyun 	pfd->frac_off = idx * 8;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	init.name = name;
214*4882a593Smuzhiyun 	init.ops = &clk_pfdv2_ops;
215*4882a593Smuzhiyun 	init.parent_names = &parent_name;
216*4882a593Smuzhiyun 	init.num_parents = 1;
217*4882a593Smuzhiyun 	init.flags = CLK_SET_RATE_GATE | CLK_SET_RATE_PARENT;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	pfd->hw.init = &init;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	hw = &pfd->hw;
222*4882a593Smuzhiyun 	ret = clk_hw_register(NULL, hw);
223*4882a593Smuzhiyun 	if (ret) {
224*4882a593Smuzhiyun 		kfree(pfd);
225*4882a593Smuzhiyun 		hw = ERR_PTR(ret);
226*4882a593Smuzhiyun 	}
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	return hw;
229*4882a593Smuzhiyun }
230