xref: /OK3568_Linux_fs/kernel/drivers/clk/imx/clk-pfd.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2012 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun  * Copyright 2012 Linaro Ltd.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/slab.h>
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include "clk.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /**
14*4882a593Smuzhiyun  * struct clk_pfd - IMX PFD clock
15*4882a593Smuzhiyun  * @hw:		clock source
16*4882a593Smuzhiyun  * @reg:	PFD register address
17*4882a593Smuzhiyun  * @idx:	the index of PFD encoded in the register
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  * PFD clock found on i.MX6 series.  Each register for PFD has 4 clk_pfd
20*4882a593Smuzhiyun  * data encoded, and member idx is used to specify the one.  And each
21*4882a593Smuzhiyun  * register has SET, CLR and TOG registers at offset 0x4 0x8 and 0xc.
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun struct clk_pfd {
24*4882a593Smuzhiyun 	struct clk_hw	hw;
25*4882a593Smuzhiyun 	void __iomem	*reg;
26*4882a593Smuzhiyun 	u8		idx;
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define to_clk_pfd(_hw) container_of(_hw, struct clk_pfd, hw)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define SET	0x4
32*4882a593Smuzhiyun #define CLR	0x8
33*4882a593Smuzhiyun #define OTG	0xc
34*4882a593Smuzhiyun 
clk_pfd_enable(struct clk_hw * hw)35*4882a593Smuzhiyun static int clk_pfd_enable(struct clk_hw *hw)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	struct clk_pfd *pfd = to_clk_pfd(hw);
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	writel_relaxed(1 << ((pfd->idx + 1) * 8 - 1), pfd->reg + CLR);
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	return 0;
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun 
clk_pfd_disable(struct clk_hw * hw)44*4882a593Smuzhiyun static void clk_pfd_disable(struct clk_hw *hw)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	struct clk_pfd *pfd = to_clk_pfd(hw);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	writel_relaxed(1 << ((pfd->idx + 1) * 8 - 1), pfd->reg + SET);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun 
clk_pfd_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)51*4882a593Smuzhiyun static unsigned long clk_pfd_recalc_rate(struct clk_hw *hw,
52*4882a593Smuzhiyun 					 unsigned long parent_rate)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	struct clk_pfd *pfd = to_clk_pfd(hw);
55*4882a593Smuzhiyun 	u64 tmp = parent_rate;
56*4882a593Smuzhiyun 	u8 frac = (readl_relaxed(pfd->reg) >> (pfd->idx * 8)) & 0x3f;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	tmp *= 18;
59*4882a593Smuzhiyun 	do_div(tmp, frac);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	return tmp;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
clk_pfd_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)64*4882a593Smuzhiyun static long clk_pfd_round_rate(struct clk_hw *hw, unsigned long rate,
65*4882a593Smuzhiyun 			       unsigned long *prate)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	u64 tmp = *prate;
68*4882a593Smuzhiyun 	u8 frac;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	tmp = tmp * 18 + rate / 2;
71*4882a593Smuzhiyun 	do_div(tmp, rate);
72*4882a593Smuzhiyun 	frac = tmp;
73*4882a593Smuzhiyun 	if (frac < 12)
74*4882a593Smuzhiyun 		frac = 12;
75*4882a593Smuzhiyun 	else if (frac > 35)
76*4882a593Smuzhiyun 		frac = 35;
77*4882a593Smuzhiyun 	tmp = *prate;
78*4882a593Smuzhiyun 	tmp *= 18;
79*4882a593Smuzhiyun 	do_div(tmp, frac);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	return tmp;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
clk_pfd_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)84*4882a593Smuzhiyun static int clk_pfd_set_rate(struct clk_hw *hw, unsigned long rate,
85*4882a593Smuzhiyun 		unsigned long parent_rate)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	struct clk_pfd *pfd = to_clk_pfd(hw);
88*4882a593Smuzhiyun 	u64 tmp = parent_rate;
89*4882a593Smuzhiyun 	u8 frac;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	tmp = tmp * 18 + rate / 2;
92*4882a593Smuzhiyun 	do_div(tmp, rate);
93*4882a593Smuzhiyun 	frac = tmp;
94*4882a593Smuzhiyun 	if (frac < 12)
95*4882a593Smuzhiyun 		frac = 12;
96*4882a593Smuzhiyun 	else if (frac > 35)
97*4882a593Smuzhiyun 		frac = 35;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	writel_relaxed(0x3f << (pfd->idx * 8), pfd->reg + CLR);
100*4882a593Smuzhiyun 	writel_relaxed(frac << (pfd->idx * 8), pfd->reg + SET);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	return 0;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
clk_pfd_is_enabled(struct clk_hw * hw)105*4882a593Smuzhiyun static int clk_pfd_is_enabled(struct clk_hw *hw)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	struct clk_pfd *pfd = to_clk_pfd(hw);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	if (readl_relaxed(pfd->reg) & (1 << ((pfd->idx + 1) * 8 - 1)))
110*4882a593Smuzhiyun 		return 0;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	return 1;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun static const struct clk_ops clk_pfd_ops = {
116*4882a593Smuzhiyun 	.enable		= clk_pfd_enable,
117*4882a593Smuzhiyun 	.disable	= clk_pfd_disable,
118*4882a593Smuzhiyun 	.recalc_rate	= clk_pfd_recalc_rate,
119*4882a593Smuzhiyun 	.round_rate	= clk_pfd_round_rate,
120*4882a593Smuzhiyun 	.set_rate	= clk_pfd_set_rate,
121*4882a593Smuzhiyun 	.is_enabled     = clk_pfd_is_enabled,
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
imx_clk_hw_pfd(const char * name,const char * parent_name,void __iomem * reg,u8 idx)124*4882a593Smuzhiyun struct clk_hw *imx_clk_hw_pfd(const char *name, const char *parent_name,
125*4882a593Smuzhiyun 			void __iomem *reg, u8 idx)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	struct clk_pfd *pfd;
128*4882a593Smuzhiyun 	struct clk_hw *hw;
129*4882a593Smuzhiyun 	struct clk_init_data init;
130*4882a593Smuzhiyun 	int ret;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	pfd = kzalloc(sizeof(*pfd), GFP_KERNEL);
133*4882a593Smuzhiyun 	if (!pfd)
134*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	pfd->reg = reg;
137*4882a593Smuzhiyun 	pfd->idx = idx;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	init.name = name;
140*4882a593Smuzhiyun 	init.ops = &clk_pfd_ops;
141*4882a593Smuzhiyun 	init.flags = 0;
142*4882a593Smuzhiyun 	init.parent_names = &parent_name;
143*4882a593Smuzhiyun 	init.num_parents = 1;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	pfd->hw.init = &init;
146*4882a593Smuzhiyun 	hw = &pfd->hw;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	ret = clk_hw_register(NULL, hw);
149*4882a593Smuzhiyun 	if (ret) {
150*4882a593Smuzhiyun 		kfree(pfd);
151*4882a593Smuzhiyun 		return ERR_PTR(ret);
152*4882a593Smuzhiyun 	}
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	return hw;
155*4882a593Smuzhiyun }
156