1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2018 NXP
4*4882a593Smuzhiyun * Dong Aisheng <aisheng.dong@nxp.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "clk-scu.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <dt-bindings/clock/imx8-clock.h>
18*4882a593Smuzhiyun #include <dt-bindings/firmware/imx/rsrc.h>
19*4882a593Smuzhiyun
imx8qxp_clk_probe(struct platform_device * pdev)20*4882a593Smuzhiyun static int imx8qxp_clk_probe(struct platform_device *pdev)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun struct device_node *ccm_node = pdev->dev.of_node;
23*4882a593Smuzhiyun struct clk_hw_onecell_data *clk_data;
24*4882a593Smuzhiyun struct clk_hw **clks;
25*4882a593Smuzhiyun int ret, i;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun ret = imx_clk_scu_init();
28*4882a593Smuzhiyun if (ret)
29*4882a593Smuzhiyun return ret;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun clk_data = devm_kzalloc(&pdev->dev, struct_size(clk_data, hws,
32*4882a593Smuzhiyun IMX_SCU_CLK_END), GFP_KERNEL);
33*4882a593Smuzhiyun if (!clk_data)
34*4882a593Smuzhiyun return -ENOMEM;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun clk_data->num = IMX_SCU_CLK_END;
37*4882a593Smuzhiyun clks = clk_data->hws;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* Fixed clocks */
40*4882a593Smuzhiyun clks[IMX_CLK_DUMMY] = clk_hw_register_fixed_rate(NULL, "dummy", NULL, 0, 0);
41*4882a593Smuzhiyun clks[IMX_ADMA_IPG_CLK_ROOT] = clk_hw_register_fixed_rate(NULL, "dma_ipg_clk_root", NULL, 0, 120000000);
42*4882a593Smuzhiyun clks[IMX_CONN_AXI_CLK_ROOT] = clk_hw_register_fixed_rate(NULL, "conn_axi_clk_root", NULL, 0, 333333333);
43*4882a593Smuzhiyun clks[IMX_CONN_AHB_CLK_ROOT] = clk_hw_register_fixed_rate(NULL, "conn_ahb_clk_root", NULL, 0, 166666666);
44*4882a593Smuzhiyun clks[IMX_CONN_IPG_CLK_ROOT] = clk_hw_register_fixed_rate(NULL, "conn_ipg_clk_root", NULL, 0, 83333333);
45*4882a593Smuzhiyun clks[IMX_DC_AXI_EXT_CLK] = clk_hw_register_fixed_rate(NULL, "dc_axi_ext_clk_root", NULL, 0, 800000000);
46*4882a593Smuzhiyun clks[IMX_DC_AXI_INT_CLK] = clk_hw_register_fixed_rate(NULL, "dc_axi_int_clk_root", NULL, 0, 400000000);
47*4882a593Smuzhiyun clks[IMX_DC_CFG_CLK] = clk_hw_register_fixed_rate(NULL, "dc_cfg_clk_root", NULL, 0, 100000000);
48*4882a593Smuzhiyun clks[IMX_MIPI_IPG_CLK] = clk_hw_register_fixed_rate(NULL, "mipi_ipg_clk_root", NULL, 0, 120000000);
49*4882a593Smuzhiyun clks[IMX_IMG_AXI_CLK] = clk_hw_register_fixed_rate(NULL, "img_axi_clk_root", NULL, 0, 400000000);
50*4882a593Smuzhiyun clks[IMX_IMG_IPG_CLK] = clk_hw_register_fixed_rate(NULL, "img_ipg_clk_root", NULL, 0, 200000000);
51*4882a593Smuzhiyun clks[IMX_IMG_PXL_CLK] = clk_hw_register_fixed_rate(NULL, "img_pxl_clk_root", NULL, 0, 600000000);
52*4882a593Smuzhiyun clks[IMX_HSIO_AXI_CLK] = clk_hw_register_fixed_rate(NULL, "hsio_axi_clk_root", NULL, 0, 400000000);
53*4882a593Smuzhiyun clks[IMX_HSIO_PER_CLK] = clk_hw_register_fixed_rate(NULL, "hsio_per_clk_root", NULL, 0, 133333333);
54*4882a593Smuzhiyun clks[IMX_LSIO_MEM_CLK] = clk_hw_register_fixed_rate(NULL, "lsio_mem_clk_root", NULL, 0, 200000000);
55*4882a593Smuzhiyun clks[IMX_LSIO_BUS_CLK] = clk_hw_register_fixed_rate(NULL, "lsio_bus_clk_root", NULL, 0, 100000000);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* ARM core */
58*4882a593Smuzhiyun clks[IMX_A35_CLK] = imx_clk_scu("a35_clk", IMX_SC_R_A35, IMX_SC_PM_CLK_CPU);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* LSIO SS */
61*4882a593Smuzhiyun clks[IMX_LSIO_PWM0_CLK] = imx_clk_scu("pwm0_clk", IMX_SC_R_PWM_0, IMX_SC_PM_CLK_PER);
62*4882a593Smuzhiyun clks[IMX_LSIO_PWM1_CLK] = imx_clk_scu("pwm1_clk", IMX_SC_R_PWM_1, IMX_SC_PM_CLK_PER);
63*4882a593Smuzhiyun clks[IMX_LSIO_PWM2_CLK] = imx_clk_scu("pwm2_clk", IMX_SC_R_PWM_2, IMX_SC_PM_CLK_PER);
64*4882a593Smuzhiyun clks[IMX_LSIO_PWM3_CLK] = imx_clk_scu("pwm3_clk", IMX_SC_R_PWM_3, IMX_SC_PM_CLK_PER);
65*4882a593Smuzhiyun clks[IMX_LSIO_PWM4_CLK] = imx_clk_scu("pwm4_clk", IMX_SC_R_PWM_4, IMX_SC_PM_CLK_PER);
66*4882a593Smuzhiyun clks[IMX_LSIO_PWM5_CLK] = imx_clk_scu("pwm5_clk", IMX_SC_R_PWM_5, IMX_SC_PM_CLK_PER);
67*4882a593Smuzhiyun clks[IMX_LSIO_PWM6_CLK] = imx_clk_scu("pwm6_clk", IMX_SC_R_PWM_6, IMX_SC_PM_CLK_PER);
68*4882a593Smuzhiyun clks[IMX_LSIO_PWM7_CLK] = imx_clk_scu("pwm7_clk", IMX_SC_R_PWM_7, IMX_SC_PM_CLK_PER);
69*4882a593Smuzhiyun clks[IMX_LSIO_GPT0_CLK] = imx_clk_scu("gpt0_clk", IMX_SC_R_GPT_0, IMX_SC_PM_CLK_PER);
70*4882a593Smuzhiyun clks[IMX_LSIO_GPT1_CLK] = imx_clk_scu("gpt1_clk", IMX_SC_R_GPT_1, IMX_SC_PM_CLK_PER);
71*4882a593Smuzhiyun clks[IMX_LSIO_GPT2_CLK] = imx_clk_scu("gpt2_clk", IMX_SC_R_GPT_2, IMX_SC_PM_CLK_PER);
72*4882a593Smuzhiyun clks[IMX_LSIO_GPT3_CLK] = imx_clk_scu("gpt3_clk", IMX_SC_R_GPT_3, IMX_SC_PM_CLK_PER);
73*4882a593Smuzhiyun clks[IMX_LSIO_GPT4_CLK] = imx_clk_scu("gpt4_clk", IMX_SC_R_GPT_4, IMX_SC_PM_CLK_PER);
74*4882a593Smuzhiyun clks[IMX_LSIO_FSPI0_CLK] = imx_clk_scu("fspi0_clk", IMX_SC_R_FSPI_0, IMX_SC_PM_CLK_PER);
75*4882a593Smuzhiyun clks[IMX_LSIO_FSPI1_CLK] = imx_clk_scu("fspi1_clk", IMX_SC_R_FSPI_1, IMX_SC_PM_CLK_PER);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* ADMA SS */
78*4882a593Smuzhiyun clks[IMX_ADMA_UART0_CLK] = imx_clk_scu("uart0_clk", IMX_SC_R_UART_0, IMX_SC_PM_CLK_PER);
79*4882a593Smuzhiyun clks[IMX_ADMA_UART1_CLK] = imx_clk_scu("uart1_clk", IMX_SC_R_UART_1, IMX_SC_PM_CLK_PER);
80*4882a593Smuzhiyun clks[IMX_ADMA_UART2_CLK] = imx_clk_scu("uart2_clk", IMX_SC_R_UART_2, IMX_SC_PM_CLK_PER);
81*4882a593Smuzhiyun clks[IMX_ADMA_UART3_CLK] = imx_clk_scu("uart3_clk", IMX_SC_R_UART_3, IMX_SC_PM_CLK_PER);
82*4882a593Smuzhiyun clks[IMX_ADMA_SPI0_CLK] = imx_clk_scu("spi0_clk", IMX_SC_R_SPI_0, IMX_SC_PM_CLK_PER);
83*4882a593Smuzhiyun clks[IMX_ADMA_SPI1_CLK] = imx_clk_scu("spi1_clk", IMX_SC_R_SPI_1, IMX_SC_PM_CLK_PER);
84*4882a593Smuzhiyun clks[IMX_ADMA_SPI2_CLK] = imx_clk_scu("spi2_clk", IMX_SC_R_SPI_2, IMX_SC_PM_CLK_PER);
85*4882a593Smuzhiyun clks[IMX_ADMA_SPI3_CLK] = imx_clk_scu("spi3_clk", IMX_SC_R_SPI_3, IMX_SC_PM_CLK_PER);
86*4882a593Smuzhiyun clks[IMX_ADMA_CAN0_CLK] = imx_clk_scu("can0_clk", IMX_SC_R_CAN_0, IMX_SC_PM_CLK_PER);
87*4882a593Smuzhiyun clks[IMX_ADMA_I2C0_CLK] = imx_clk_scu("i2c0_clk", IMX_SC_R_I2C_0, IMX_SC_PM_CLK_PER);
88*4882a593Smuzhiyun clks[IMX_ADMA_I2C1_CLK] = imx_clk_scu("i2c1_clk", IMX_SC_R_I2C_1, IMX_SC_PM_CLK_PER);
89*4882a593Smuzhiyun clks[IMX_ADMA_I2C2_CLK] = imx_clk_scu("i2c2_clk", IMX_SC_R_I2C_2, IMX_SC_PM_CLK_PER);
90*4882a593Smuzhiyun clks[IMX_ADMA_I2C3_CLK] = imx_clk_scu("i2c3_clk", IMX_SC_R_I2C_3, IMX_SC_PM_CLK_PER);
91*4882a593Smuzhiyun clks[IMX_ADMA_FTM0_CLK] = imx_clk_scu("ftm0_clk", IMX_SC_R_FTM_0, IMX_SC_PM_CLK_PER);
92*4882a593Smuzhiyun clks[IMX_ADMA_FTM1_CLK] = imx_clk_scu("ftm1_clk", IMX_SC_R_FTM_1, IMX_SC_PM_CLK_PER);
93*4882a593Smuzhiyun clks[IMX_ADMA_ADC0_CLK] = imx_clk_scu("adc0_clk", IMX_SC_R_ADC_0, IMX_SC_PM_CLK_PER);
94*4882a593Smuzhiyun clks[IMX_ADMA_PWM_CLK] = imx_clk_scu("pwm_clk", IMX_SC_R_LCD_0_PWM_0, IMX_SC_PM_CLK_PER);
95*4882a593Smuzhiyun clks[IMX_ADMA_LCD_CLK] = imx_clk_scu("lcd_clk", IMX_SC_R_LCD_0, IMX_SC_PM_CLK_PER);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Connectivity */
98*4882a593Smuzhiyun clks[IMX_CONN_SDHC0_CLK] = imx_clk_scu("sdhc0_clk", IMX_SC_R_SDHC_0, IMX_SC_PM_CLK_PER);
99*4882a593Smuzhiyun clks[IMX_CONN_SDHC1_CLK] = imx_clk_scu("sdhc1_clk", IMX_SC_R_SDHC_1, IMX_SC_PM_CLK_PER);
100*4882a593Smuzhiyun clks[IMX_CONN_SDHC2_CLK] = imx_clk_scu("sdhc2_clk", IMX_SC_R_SDHC_2, IMX_SC_PM_CLK_PER);
101*4882a593Smuzhiyun clks[IMX_CONN_ENET0_ROOT_CLK] = imx_clk_scu("enet0_clk", IMX_SC_R_ENET_0, IMX_SC_PM_CLK_PER);
102*4882a593Smuzhiyun clks[IMX_CONN_ENET0_BYPASS_CLK] = imx_clk_scu("enet0_bypass_clk", IMX_SC_R_ENET_0, IMX_SC_PM_CLK_BYPASS);
103*4882a593Smuzhiyun clks[IMX_CONN_ENET0_RGMII_CLK] = imx_clk_scu("enet0_rgmii_clk", IMX_SC_R_ENET_0, IMX_SC_PM_CLK_MISC0);
104*4882a593Smuzhiyun clks[IMX_CONN_ENET1_ROOT_CLK] = imx_clk_scu("enet1_clk", IMX_SC_R_ENET_1, IMX_SC_PM_CLK_PER);
105*4882a593Smuzhiyun clks[IMX_CONN_ENET1_BYPASS_CLK] = imx_clk_scu("enet1_bypass_clk", IMX_SC_R_ENET_1, IMX_SC_PM_CLK_BYPASS);
106*4882a593Smuzhiyun clks[IMX_CONN_ENET1_RGMII_CLK] = imx_clk_scu("enet1_rgmii_clk", IMX_SC_R_ENET_1, IMX_SC_PM_CLK_MISC0);
107*4882a593Smuzhiyun clks[IMX_CONN_GPMI_BCH_IO_CLK] = imx_clk_scu("gpmi_io_clk", IMX_SC_R_NAND, IMX_SC_PM_CLK_MST_BUS);
108*4882a593Smuzhiyun clks[IMX_CONN_GPMI_BCH_CLK] = imx_clk_scu("gpmi_bch_clk", IMX_SC_R_NAND, IMX_SC_PM_CLK_PER);
109*4882a593Smuzhiyun clks[IMX_CONN_USB2_ACLK] = imx_clk_scu("usb3_aclk_div", IMX_SC_R_USB_2, IMX_SC_PM_CLK_PER);
110*4882a593Smuzhiyun clks[IMX_CONN_USB2_BUS_CLK] = imx_clk_scu("usb3_bus_div", IMX_SC_R_USB_2, IMX_SC_PM_CLK_MST_BUS);
111*4882a593Smuzhiyun clks[IMX_CONN_USB2_LPM_CLK] = imx_clk_scu("usb3_lpm_div", IMX_SC_R_USB_2, IMX_SC_PM_CLK_MISC);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* Display controller SS */
114*4882a593Smuzhiyun clks[IMX_DC0_DISP0_CLK] = imx_clk_scu("dc0_disp0_clk", IMX_SC_R_DC_0, IMX_SC_PM_CLK_MISC0);
115*4882a593Smuzhiyun clks[IMX_DC0_DISP1_CLK] = imx_clk_scu("dc0_disp1_clk", IMX_SC_R_DC_0, IMX_SC_PM_CLK_MISC1);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* MIPI-LVDS SS */
118*4882a593Smuzhiyun clks[IMX_MIPI0_I2C0_CLK] = imx_clk_scu("mipi0_i2c0_clk", IMX_SC_R_MIPI_0_I2C_0, IMX_SC_PM_CLK_MISC2);
119*4882a593Smuzhiyun clks[IMX_MIPI0_I2C1_CLK] = imx_clk_scu("mipi0_i2c1_clk", IMX_SC_R_MIPI_0_I2C_1, IMX_SC_PM_CLK_MISC2);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* MIPI CSI SS */
122*4882a593Smuzhiyun clks[IMX_CSI0_CORE_CLK] = imx_clk_scu("mipi_csi0_core_clk", IMX_SC_R_CSI_0, IMX_SC_PM_CLK_PER);
123*4882a593Smuzhiyun clks[IMX_CSI0_ESC_CLK] = imx_clk_scu("mipi_csi0_esc_clk", IMX_SC_R_CSI_0, IMX_SC_PM_CLK_MISC);
124*4882a593Smuzhiyun clks[IMX_CSI0_I2C0_CLK] = imx_clk_scu("mipi_csi0_i2c0_clk", IMX_SC_R_CSI_0_I2C_0, IMX_SC_PM_CLK_PER);
125*4882a593Smuzhiyun clks[IMX_CSI0_PWM0_CLK] = imx_clk_scu("mipi_csi0_pwm0_clk", IMX_SC_R_CSI_0_PWM_0, IMX_SC_PM_CLK_PER);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* GPU SS */
128*4882a593Smuzhiyun clks[IMX_GPU0_CORE_CLK] = imx_clk_scu("gpu_core0_clk", IMX_SC_R_GPU_0_PID0, IMX_SC_PM_CLK_PER);
129*4882a593Smuzhiyun clks[IMX_GPU0_SHADER_CLK] = imx_clk_scu("gpu_shader0_clk", IMX_SC_R_GPU_0_PID0, IMX_SC_PM_CLK_MISC);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun for (i = 0; i < clk_data->num; i++) {
132*4882a593Smuzhiyun if (IS_ERR(clks[i]))
133*4882a593Smuzhiyun pr_warn("i.MX clk %u: register failed with %ld\n",
134*4882a593Smuzhiyun i, PTR_ERR(clks[i]));
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return of_clk_add_hw_provider(ccm_node, of_clk_hw_onecell_get, clk_data);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static const struct of_device_id imx8qxp_match[] = {
141*4882a593Smuzhiyun { .compatible = "fsl,scu-clk", },
142*4882a593Smuzhiyun { .compatible = "fsl,imx8qxp-clk", },
143*4882a593Smuzhiyun { /* sentinel */ }
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static struct platform_driver imx8qxp_clk_driver = {
147*4882a593Smuzhiyun .driver = {
148*4882a593Smuzhiyun .name = "imx8qxp-clk",
149*4882a593Smuzhiyun .of_match_table = imx8qxp_match,
150*4882a593Smuzhiyun .suppress_bind_attrs = true,
151*4882a593Smuzhiyun },
152*4882a593Smuzhiyun .probe = imx8qxp_clk_probe,
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun module_platform_driver(imx8qxp_clk_driver);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun MODULE_AUTHOR("Aisheng Dong <aisheng.dong@nxp.com>");
157*4882a593Smuzhiyun MODULE_DESCRIPTION("NXP i.MX8QXP clock driver");
158*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
159