1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2018 NXP
4*4882a593Smuzhiyun * Dong Aisheng <aisheng.dong@nxp.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "clk-scu.h"
17*4882a593Smuzhiyun #include "clk-imx8qxp-lpcg.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <dt-bindings/clock/imx8-clock.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /*
22*4882a593Smuzhiyun * struct imx8qxp_lpcg_data - Description of one LPCG clock
23*4882a593Smuzhiyun * @id: clock ID
24*4882a593Smuzhiyun * @name: clock name
25*4882a593Smuzhiyun * @parent: parent clock name
26*4882a593Smuzhiyun * @flags: common clock flags
27*4882a593Smuzhiyun * @offset: offset of this LPCG clock
28*4882a593Smuzhiyun * @bit_idx: bit index of this LPCG clock
29*4882a593Smuzhiyun * @hw_gate: whether supports HW autogate
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun * This structure describes one LPCG clock
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun struct imx8qxp_lpcg_data {
34*4882a593Smuzhiyun int id;
35*4882a593Smuzhiyun char *name;
36*4882a593Smuzhiyun char *parent;
37*4882a593Smuzhiyun unsigned long flags;
38*4882a593Smuzhiyun u32 offset;
39*4882a593Smuzhiyun u8 bit_idx;
40*4882a593Smuzhiyun bool hw_gate;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /*
44*4882a593Smuzhiyun * struct imx8qxp_ss_lpcg - Description of one subsystem LPCG clocks
45*4882a593Smuzhiyun * @lpcg: LPCG clocks array of one subsystem
46*4882a593Smuzhiyun * @num_lpcg: the number of LPCG clocks
47*4882a593Smuzhiyun * @num_max: the maximum number of LPCG clocks
48*4882a593Smuzhiyun *
49*4882a593Smuzhiyun * This structure describes each subsystem LPCG clocks information
50*4882a593Smuzhiyun * which then will be used to create respective LPCGs clocks
51*4882a593Smuzhiyun */
52*4882a593Smuzhiyun struct imx8qxp_ss_lpcg {
53*4882a593Smuzhiyun const struct imx8qxp_lpcg_data *lpcg;
54*4882a593Smuzhiyun u8 num_lpcg;
55*4882a593Smuzhiyun u8 num_max;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun static const struct imx8qxp_lpcg_data imx8qxp_lpcg_adma[] = {
59*4882a593Smuzhiyun { IMX_ADMA_LPCG_UART0_IPG_CLK, "uart0_lpcg_ipg_clk", "dma_ipg_clk_root", 0, ADMA_LPUART_0_LPCG, 16, 0, },
60*4882a593Smuzhiyun { IMX_ADMA_LPCG_UART0_BAUD_CLK, "uart0_lpcg_baud_clk", "uart0_clk", 0, ADMA_LPUART_0_LPCG, 0, 0, },
61*4882a593Smuzhiyun { IMX_ADMA_LPCG_UART1_IPG_CLK, "uart1_lpcg_ipg_clk", "dma_ipg_clk_root", 0, ADMA_LPUART_1_LPCG, 16, 0, },
62*4882a593Smuzhiyun { IMX_ADMA_LPCG_UART1_BAUD_CLK, "uart1_lpcg_baud_clk", "uart1_clk", 0, ADMA_LPUART_1_LPCG, 0, 0, },
63*4882a593Smuzhiyun { IMX_ADMA_LPCG_UART2_IPG_CLK, "uart2_lpcg_ipg_clk", "dma_ipg_clk_root", 0, ADMA_LPUART_2_LPCG, 16, 0, },
64*4882a593Smuzhiyun { IMX_ADMA_LPCG_UART2_BAUD_CLK, "uart2_lpcg_baud_clk", "uart2_clk", 0, ADMA_LPUART_2_LPCG, 0, 0, },
65*4882a593Smuzhiyun { IMX_ADMA_LPCG_UART3_IPG_CLK, "uart3_lpcg_ipg_clk", "dma_ipg_clk_root", 0, ADMA_LPUART_3_LPCG, 16, 0, },
66*4882a593Smuzhiyun { IMX_ADMA_LPCG_UART3_BAUD_CLK, "uart3_lpcg_baud_clk", "uart3_clk", 0, ADMA_LPUART_3_LPCG, 0, 0, },
67*4882a593Smuzhiyun { IMX_ADMA_LPCG_I2C0_IPG_CLK, "i2c0_lpcg_ipg_clk", "dma_ipg_clk_root", 0, ADMA_LPI2C_0_LPCG, 16, 0, },
68*4882a593Smuzhiyun { IMX_ADMA_LPCG_I2C0_CLK, "i2c0_lpcg_clk", "i2c0_clk", 0, ADMA_LPI2C_0_LPCG, 0, 0, },
69*4882a593Smuzhiyun { IMX_ADMA_LPCG_I2C1_IPG_CLK, "i2c1_lpcg_ipg_clk", "dma_ipg_clk_root", 0, ADMA_LPI2C_1_LPCG, 16, 0, },
70*4882a593Smuzhiyun { IMX_ADMA_LPCG_I2C1_CLK, "i2c1_lpcg_clk", "i2c1_clk", 0, ADMA_LPI2C_1_LPCG, 0, 0, },
71*4882a593Smuzhiyun { IMX_ADMA_LPCG_I2C2_IPG_CLK, "i2c2_lpcg_ipg_clk", "dma_ipg_clk_root", 0, ADMA_LPI2C_2_LPCG, 16, 0, },
72*4882a593Smuzhiyun { IMX_ADMA_LPCG_I2C2_CLK, "i2c2_lpcg_clk", "i2c2_clk", 0, ADMA_LPI2C_2_LPCG, 0, 0, },
73*4882a593Smuzhiyun { IMX_ADMA_LPCG_I2C3_IPG_CLK, "i2c3_lpcg_ipg_clk", "dma_ipg_clk_root", 0, ADMA_LPI2C_3_LPCG, 16, 0, },
74*4882a593Smuzhiyun { IMX_ADMA_LPCG_I2C3_CLK, "i2c3_lpcg_clk", "i2c3_clk", 0, ADMA_LPI2C_3_LPCG, 0, 0, },
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun { IMX_ADMA_LPCG_DSP_CORE_CLK, "dsp_lpcg_core_clk", "dma_ipg_clk_root", 0, ADMA_HIFI_LPCG, 28, 0, },
77*4882a593Smuzhiyun { IMX_ADMA_LPCG_DSP_IPG_CLK, "dsp_lpcg_ipg_clk", "dma_ipg_clk_root", 0, ADMA_HIFI_LPCG, 20, 0, },
78*4882a593Smuzhiyun { IMX_ADMA_LPCG_DSP_ADB_CLK, "dsp_lpcg_adb_clk", "dma_ipg_clk_root", 0, ADMA_HIFI_LPCG, 16, 0, },
79*4882a593Smuzhiyun { IMX_ADMA_LPCG_OCRAM_IPG_CLK, "ocram_lpcg_ipg_clk", "dma_ipg_clk_root", 0, ADMA_OCRAM_LPCG, 16, 0, },
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static const struct imx8qxp_ss_lpcg imx8qxp_ss_adma = {
83*4882a593Smuzhiyun .lpcg = imx8qxp_lpcg_adma,
84*4882a593Smuzhiyun .num_lpcg = ARRAY_SIZE(imx8qxp_lpcg_adma),
85*4882a593Smuzhiyun .num_max = IMX_ADMA_LPCG_CLK_END,
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static const struct imx8qxp_lpcg_data imx8qxp_lpcg_conn[] = {
89*4882a593Smuzhiyun { IMX_CONN_LPCG_SDHC0_PER_CLK, "sdhc0_lpcg_per_clk", "sdhc0_clk", 0, CONN_USDHC_0_LPCG, 0, 0, },
90*4882a593Smuzhiyun { IMX_CONN_LPCG_SDHC0_IPG_CLK, "sdhc0_lpcg_ipg_clk", "conn_ipg_clk_root", 0, CONN_USDHC_0_LPCG, 16, 0, },
91*4882a593Smuzhiyun { IMX_CONN_LPCG_SDHC0_HCLK, "sdhc0_lpcg_ahb_clk", "conn_axi_clk_root", 0, CONN_USDHC_0_LPCG, 20, 0, },
92*4882a593Smuzhiyun { IMX_CONN_LPCG_SDHC1_PER_CLK, "sdhc1_lpcg_per_clk", "sdhc1_clk", 0, CONN_USDHC_1_LPCG, 0, 0, },
93*4882a593Smuzhiyun { IMX_CONN_LPCG_SDHC1_IPG_CLK, "sdhc1_lpcg_ipg_clk", "conn_ipg_clk_root", 0, CONN_USDHC_1_LPCG, 16, 0, },
94*4882a593Smuzhiyun { IMX_CONN_LPCG_SDHC1_HCLK, "sdhc1_lpcg_ahb_clk", "conn_axi_clk_root", 0, CONN_USDHC_1_LPCG, 20, 0, },
95*4882a593Smuzhiyun { IMX_CONN_LPCG_SDHC2_PER_CLK, "sdhc2_lpcg_per_clk", "sdhc2_clk", 0, CONN_USDHC_2_LPCG, 0, 0, },
96*4882a593Smuzhiyun { IMX_CONN_LPCG_SDHC2_IPG_CLK, "sdhc2_lpcg_ipg_clk", "conn_ipg_clk_root", 0, CONN_USDHC_2_LPCG, 16, 0, },
97*4882a593Smuzhiyun { IMX_CONN_LPCG_SDHC2_HCLK, "sdhc2_lpcg_ahb_clk", "conn_axi_clk_root", 0, CONN_USDHC_2_LPCG, 20, 0, },
98*4882a593Smuzhiyun { IMX_CONN_LPCG_ENET0_ROOT_CLK, "enet0_ipg_root_clk", "enet0_clk", 0, CONN_ENET_0_LPCG, 0, 0, },
99*4882a593Smuzhiyun { IMX_CONN_LPCG_ENET0_TX_CLK, "enet0_tx_clk", "enet0_clk", 0, CONN_ENET_0_LPCG, 4, 0, },
100*4882a593Smuzhiyun { IMX_CONN_LPCG_ENET0_AHB_CLK, "enet0_ahb_clk", "conn_axi_clk_root", 0, CONN_ENET_0_LPCG, 8, 0, },
101*4882a593Smuzhiyun { IMX_CONN_LPCG_ENET0_IPG_S_CLK, "enet0_ipg_s_clk", "conn_ipg_clk_root", 0, CONN_ENET_0_LPCG, 20, 0, },
102*4882a593Smuzhiyun { IMX_CONN_LPCG_ENET0_IPG_CLK, "enet0_ipg_clk", "enet0_ipg_s_clk", 0, CONN_ENET_0_LPCG, 16, 0, },
103*4882a593Smuzhiyun { IMX_CONN_LPCG_ENET1_ROOT_CLK, "enet1_ipg_root_clk", "enet1_clk", 0, CONN_ENET_1_LPCG, 0, 0, },
104*4882a593Smuzhiyun { IMX_CONN_LPCG_ENET1_TX_CLK, "enet1_tx_clk", "enet1_clk", 0, CONN_ENET_1_LPCG, 4, 0, },
105*4882a593Smuzhiyun { IMX_CONN_LPCG_ENET1_AHB_CLK, "enet1_ahb_clk", "conn_axi_clk_root", 0, CONN_ENET_1_LPCG, 8, 0, },
106*4882a593Smuzhiyun { IMX_CONN_LPCG_ENET1_IPG_S_CLK, "enet1_ipg_s_clk", "conn_ipg_clk_root", 0, CONN_ENET_1_LPCG, 20, 0, },
107*4882a593Smuzhiyun { IMX_CONN_LPCG_ENET1_IPG_CLK, "enet1_ipg_clk", "enet0_ipg_s_clk", 0, CONN_ENET_1_LPCG, 16, 0, },
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun static const struct imx8qxp_ss_lpcg imx8qxp_ss_conn = {
111*4882a593Smuzhiyun .lpcg = imx8qxp_lpcg_conn,
112*4882a593Smuzhiyun .num_lpcg = ARRAY_SIZE(imx8qxp_lpcg_conn),
113*4882a593Smuzhiyun .num_max = IMX_CONN_LPCG_CLK_END,
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun static const struct imx8qxp_lpcg_data imx8qxp_lpcg_lsio[] = {
117*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM0_IPG_CLK, "pwm0_lpcg_ipg_clk", "pwm0_clk", 0, LSIO_PWM_0_LPCG, 0, 0, },
118*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM0_IPG_HF_CLK, "pwm0_lpcg_ipg_hf_clk", "pwm0_clk", 0, LSIO_PWM_0_LPCG, 4, 0, },
119*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM0_IPG_S_CLK, "pwm0_lpcg_ipg_s_clk", "pwm0_clk", 0, LSIO_PWM_0_LPCG, 16, 0, },
120*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM0_IPG_SLV_CLK, "pwm0_lpcg_ipg_slv_clk", "lsio_bus_clk_root", 0, LSIO_PWM_0_LPCG, 20, 0, },
121*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM0_IPG_MSTR_CLK, "pwm0_lpcg_ipg_mstr_clk", "pwm0_clk", 0, LSIO_PWM_0_LPCG, 24, 0, },
122*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM1_IPG_CLK, "pwm1_lpcg_ipg_clk", "pwm1_clk", 0, LSIO_PWM_1_LPCG, 0, 0, },
123*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM1_IPG_HF_CLK, "pwm1_lpcg_ipg_hf_clk", "pwm1_clk", 0, LSIO_PWM_1_LPCG, 4, 0, },
124*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM1_IPG_S_CLK, "pwm1_lpcg_ipg_s_clk", "pwm1_clk", 0, LSIO_PWM_1_LPCG, 16, 0, },
125*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM1_IPG_SLV_CLK, "pwm1_lpcg_ipg_slv_clk", "lsio_bus_clk_root", 0, LSIO_PWM_1_LPCG, 20, 0, },
126*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM1_IPG_MSTR_CLK, "pwm1_lpcg_ipg_mstr_clk", "pwm1_clk", 0, LSIO_PWM_1_LPCG, 24, 0, },
127*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM2_IPG_CLK, "pwm2_lpcg_ipg_clk", "pwm2_clk", 0, LSIO_PWM_2_LPCG, 0, 0, },
128*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM2_IPG_HF_CLK, "pwm2_lpcg_ipg_hf_clk", "pwm2_clk", 0, LSIO_PWM_2_LPCG, 4, 0, },
129*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM2_IPG_S_CLK, "pwm2_lpcg_ipg_s_clk", "pwm2_clk", 0, LSIO_PWM_2_LPCG, 16, 0, },
130*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM2_IPG_SLV_CLK, "pwm2_lpcg_ipg_slv_clk", "lsio_bus_clk_root", 0, LSIO_PWM_2_LPCG, 20, 0, },
131*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM2_IPG_MSTR_CLK, "pwm2_lpcg_ipg_mstr_clk", "pwm2_clk", 0, LSIO_PWM_2_LPCG, 24, 0, },
132*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM3_IPG_CLK, "pwm3_lpcg_ipg_clk", "pwm3_clk", 0, LSIO_PWM_3_LPCG, 0, 0, },
133*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM3_IPG_HF_CLK, "pwm3_lpcg_ipg_hf_clk", "pwm3_clk", 0, LSIO_PWM_3_LPCG, 4, 0, },
134*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM3_IPG_S_CLK, "pwm3_lpcg_ipg_s_clk", "pwm3_clk", 0, LSIO_PWM_3_LPCG, 16, 0, },
135*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM3_IPG_SLV_CLK, "pwm3_lpcg_ipg_slv_clk", "lsio_bus_clk_root", 0, LSIO_PWM_3_LPCG, 20, 0, },
136*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM3_IPG_MSTR_CLK, "pwm3_lpcg_ipg_mstr_clk", "pwm3_clk", 0, LSIO_PWM_3_LPCG, 24, 0, },
137*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM4_IPG_CLK, "pwm4_lpcg_ipg_clk", "pwm4_clk", 0, LSIO_PWM_4_LPCG, 0, 0, },
138*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM4_IPG_HF_CLK, "pwm4_lpcg_ipg_hf_clk", "pwm4_clk", 0, LSIO_PWM_4_LPCG, 4, 0, },
139*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM4_IPG_S_CLK, "pwm4_lpcg_ipg_s_clk", "pwm4_clk", 0, LSIO_PWM_4_LPCG, 16, 0, },
140*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM4_IPG_SLV_CLK, "pwm4_lpcg_ipg_slv_clk", "lsio_bus_clk_root", 0, LSIO_PWM_4_LPCG, 20, 0, },
141*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM4_IPG_MSTR_CLK, "pwm4_lpcg_ipg_mstr_clk", "pwm4_clk", 0, LSIO_PWM_4_LPCG, 24, 0, },
142*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM5_IPG_CLK, "pwm5_lpcg_ipg_clk", "pwm5_clk", 0, LSIO_PWM_5_LPCG, 0, 0, },
143*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM5_IPG_HF_CLK, "pwm5_lpcg_ipg_hf_clk", "pwm5_clk", 0, LSIO_PWM_5_LPCG, 4, 0, },
144*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM5_IPG_S_CLK, "pwm5_lpcg_ipg_s_clk", "pwm5_clk", 0, LSIO_PWM_5_LPCG, 16, 0, },
145*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM5_IPG_SLV_CLK, "pwm5_lpcg_ipg_slv_clk", "lsio_bus_clk_root", 0, LSIO_PWM_5_LPCG, 20, 0, },
146*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM5_IPG_MSTR_CLK, "pwm5_lpcg_ipg_mstr_clk", "pwm5_clk", 0, LSIO_PWM_5_LPCG, 24, 0, },
147*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM6_IPG_CLK, "pwm6_lpcg_ipg_clk", "pwm6_clk", 0, LSIO_PWM_6_LPCG, 0, 0, },
148*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM6_IPG_HF_CLK, "pwm6_lpcg_ipg_hf_clk", "pwm6_clk", 0, LSIO_PWM_6_LPCG, 4, 0, },
149*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM6_IPG_S_CLK, "pwm6_lpcg_ipg_s_clk", "pwm6_clk", 0, LSIO_PWM_6_LPCG, 16, 0, },
150*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM6_IPG_SLV_CLK, "pwm6_lpcg_ipg_slv_clk", "lsio_bus_clk_root", 0, LSIO_PWM_6_LPCG, 20, 0, },
151*4882a593Smuzhiyun { IMX_LSIO_LPCG_PWM6_IPG_MSTR_CLK, "pwm6_lpcg_ipg_mstr_clk", "pwm6_clk", 0, LSIO_PWM_6_LPCG, 24, 0, },
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static const struct imx8qxp_ss_lpcg imx8qxp_ss_lsio = {
155*4882a593Smuzhiyun .lpcg = imx8qxp_lpcg_lsio,
156*4882a593Smuzhiyun .num_lpcg = ARRAY_SIZE(imx8qxp_lpcg_lsio),
157*4882a593Smuzhiyun .num_max = IMX_LSIO_LPCG_CLK_END,
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun
imx8qxp_lpcg_clk_probe(struct platform_device * pdev)160*4882a593Smuzhiyun static int imx8qxp_lpcg_clk_probe(struct platform_device *pdev)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun struct device *dev = &pdev->dev;
163*4882a593Smuzhiyun struct device_node *np = dev->of_node;
164*4882a593Smuzhiyun struct clk_hw_onecell_data *clk_data;
165*4882a593Smuzhiyun const struct imx8qxp_ss_lpcg *ss_lpcg;
166*4882a593Smuzhiyun const struct imx8qxp_lpcg_data *lpcg;
167*4882a593Smuzhiyun struct resource *res;
168*4882a593Smuzhiyun struct clk_hw **clks;
169*4882a593Smuzhiyun void __iomem *base;
170*4882a593Smuzhiyun int i;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun ss_lpcg = of_device_get_match_data(dev);
173*4882a593Smuzhiyun if (!ss_lpcg)
174*4882a593Smuzhiyun return -ENODEV;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /*
177*4882a593Smuzhiyun * Please don't replace this with devm_platform_ioremap_resource.
178*4882a593Smuzhiyun *
179*4882a593Smuzhiyun * devm_platform_ioremap_resource calls devm_ioremap_resource which
180*4882a593Smuzhiyun * differs from devm_ioremap by also calling devm_request_mem_region
181*4882a593Smuzhiyun * and preventing other mappings in the same area.
182*4882a593Smuzhiyun *
183*4882a593Smuzhiyun * On imx8 the LPCG nodes map entire subsystems and overlap
184*4882a593Smuzhiyun * peripherals, this means that using devm_platform_ioremap_resource
185*4882a593Smuzhiyun * will cause many devices to fail to probe including serial ports.
186*4882a593Smuzhiyun */
187*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
188*4882a593Smuzhiyun if (!res)
189*4882a593Smuzhiyun return -EINVAL;
190*4882a593Smuzhiyun base = devm_ioremap(dev, res->start, resource_size(res));
191*4882a593Smuzhiyun if (!base)
192*4882a593Smuzhiyun return -ENOMEM;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun clk_data = devm_kzalloc(&pdev->dev, struct_size(clk_data, hws,
195*4882a593Smuzhiyun ss_lpcg->num_max), GFP_KERNEL);
196*4882a593Smuzhiyun if (!clk_data)
197*4882a593Smuzhiyun return -ENOMEM;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun clk_data->num = ss_lpcg->num_max;
200*4882a593Smuzhiyun clks = clk_data->hws;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun for (i = 0; i < ss_lpcg->num_lpcg; i++) {
203*4882a593Smuzhiyun lpcg = ss_lpcg->lpcg + i;
204*4882a593Smuzhiyun clks[lpcg->id] = imx_clk_lpcg_scu(lpcg->name, lpcg->parent,
205*4882a593Smuzhiyun lpcg->flags, base + lpcg->offset,
206*4882a593Smuzhiyun lpcg->bit_idx, lpcg->hw_gate);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun for (i = 0; i < clk_data->num; i++) {
210*4882a593Smuzhiyun if (IS_ERR(clks[i]))
211*4882a593Smuzhiyun pr_warn("i.MX clk %u: register failed with %ld\n",
212*4882a593Smuzhiyun i, PTR_ERR(clks[i]));
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun return of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_data);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun static const struct of_device_id imx8qxp_lpcg_match[] = {
219*4882a593Smuzhiyun { .compatible = "fsl,imx8qxp-lpcg-adma", &imx8qxp_ss_adma, },
220*4882a593Smuzhiyun { .compatible = "fsl,imx8qxp-lpcg-conn", &imx8qxp_ss_conn, },
221*4882a593Smuzhiyun { .compatible = "fsl,imx8qxp-lpcg-lsio", &imx8qxp_ss_lsio, },
222*4882a593Smuzhiyun { /* sentinel */ }
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun static struct platform_driver imx8qxp_lpcg_clk_driver = {
226*4882a593Smuzhiyun .driver = {
227*4882a593Smuzhiyun .name = "imx8qxp-lpcg-clk",
228*4882a593Smuzhiyun .of_match_table = imx8qxp_lpcg_match,
229*4882a593Smuzhiyun .suppress_bind_attrs = true,
230*4882a593Smuzhiyun },
231*4882a593Smuzhiyun .probe = imx8qxp_lpcg_clk_probe,
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun module_platform_driver(imx8qxp_lpcg_clk_driver);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun MODULE_AUTHOR("Aisheng Dong <aisheng.dong@nxp.com>");
237*4882a593Smuzhiyun MODULE_DESCRIPTION("NXP i.MX8QXP LPCG clock driver");
238*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
239