1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2017-2018 NXP.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <dt-bindings/clock/imx8mm-clock.h>
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/types.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "clk.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun static u32 share_count_sai1;
19*4882a593Smuzhiyun static u32 share_count_sai2;
20*4882a593Smuzhiyun static u32 share_count_sai3;
21*4882a593Smuzhiyun static u32 share_count_sai4;
22*4882a593Smuzhiyun static u32 share_count_sai5;
23*4882a593Smuzhiyun static u32 share_count_sai6;
24*4882a593Smuzhiyun static u32 share_count_disp;
25*4882a593Smuzhiyun static u32 share_count_pdm;
26*4882a593Smuzhiyun static u32 share_count_nand;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static const char *pll_ref_sels[] = { "osc_24m", "dummy", "dummy", "dummy", };
29*4882a593Smuzhiyun static const char *audio_pll1_bypass_sels[] = {"audio_pll1", "audio_pll1_ref_sel", };
30*4882a593Smuzhiyun static const char *audio_pll2_bypass_sels[] = {"audio_pll2", "audio_pll2_ref_sel", };
31*4882a593Smuzhiyun static const char *video_pll1_bypass_sels[] = {"video_pll1", "video_pll1_ref_sel", };
32*4882a593Smuzhiyun static const char *dram_pll_bypass_sels[] = {"dram_pll", "dram_pll_ref_sel", };
33*4882a593Smuzhiyun static const char *gpu_pll_bypass_sels[] = {"gpu_pll", "gpu_pll_ref_sel", };
34*4882a593Smuzhiyun static const char *vpu_pll_bypass_sels[] = {"vpu_pll", "vpu_pll_ref_sel", };
35*4882a593Smuzhiyun static const char *arm_pll_bypass_sels[] = {"arm_pll", "arm_pll_ref_sel", };
36*4882a593Smuzhiyun static const char *sys_pll3_bypass_sels[] = {"sys_pll3", "sys_pll3_ref_sel", };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* CCM ROOT */
39*4882a593Smuzhiyun static const char *imx8mm_a53_sels[] = {"osc_24m", "arm_pll_out", "sys_pll2_500m", "sys_pll2_1000m",
40*4882a593Smuzhiyun "sys_pll1_800m", "sys_pll1_400m", "audio_pll1_out", "sys_pll3_out", };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static const char * const imx8mm_a53_core_sels[] = {"arm_a53_div", "arm_pll_out", };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static const char *imx8mm_m4_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll2_250m", "sys_pll1_266m",
45*4882a593Smuzhiyun "sys_pll1_800m", "audio_pll1_out", "video_pll1_out", "sys_pll3_out", };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static const char *imx8mm_vpu_sels[] = {"osc_24m", "arm_pll_out", "sys_pll2_500m", "sys_pll2_1000m",
48*4882a593Smuzhiyun "sys_pll1_800m", "sys_pll1_400m", "audio_pll1_out", "vpu_pll_out", };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static const char *imx8mm_gpu3d_sels[] = {"osc_24m", "gpu_pll_out", "sys_pll1_800m", "sys_pll3_out",
51*4882a593Smuzhiyun "sys_pll2_1000m", "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static const char *imx8mm_gpu2d_sels[] = {"osc_24m", "gpu_pll_out", "sys_pll1_800m", "sys_pll3_out",
54*4882a593Smuzhiyun "sys_pll2_1000m", "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static const char *imx8mm_main_axi_sels[] = {"osc_24m", "sys_pll2_333m", "sys_pll1_800m", "sys_pll2_250m",
57*4882a593Smuzhiyun "sys_pll2_1000m", "audio_pll1_out", "video_pll1_out", "sys_pll1_100m",};
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static const char *imx8mm_enet_axi_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll1_800m", "sys_pll2_250m",
60*4882a593Smuzhiyun "sys_pll2_200m", "audio_pll1_out", "video_pll1_out", "sys_pll3_out", };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static const char *imx8mm_nand_usdhc_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll1_800m", "sys_pll2_200m",
63*4882a593Smuzhiyun "sys_pll1_133m", "sys_pll3_out", "sys_pll2_250m", "audio_pll1_out", };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static const char *imx8mm_vpu_bus_sels[] = {"osc_24m", "sys_pll1_800m", "vpu_pll_out", "audio_pll2_out",
66*4882a593Smuzhiyun "sys_pll3_out", "sys_pll2_1000m", "sys_pll2_200m", "sys_pll1_100m", };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun static const char *imx8mm_disp_axi_sels[] = {"osc_24m", "sys_pll2_1000m", "sys_pll1_800m", "sys_pll3_out",
69*4882a593Smuzhiyun "sys_pll1_40m", "audio_pll2_out", "clk_ext1", "clk_ext4", };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static const char *imx8mm_disp_apb_sels[] = {"osc_24m", "sys_pll2_125m", "sys_pll1_800m", "sys_pll3_out",
72*4882a593Smuzhiyun "sys_pll1_40m", "audio_pll2_out", "clk_ext1", "clk_ext3", };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static const char *imx8mm_disp_rtrm_sels[] = {"osc_24m", "sys_pll1_800m", "sys_pll2_200m", "sys_pll2_1000m",
75*4882a593Smuzhiyun "audio_pll1_out", "video_pll1_out", "clk_ext2", "clk_ext3", };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static const char *imx8mm_usb_bus_sels[] = {"osc_24m", "sys_pll2_500m", "sys_pll1_800m", "sys_pll2_100m",
78*4882a593Smuzhiyun "sys_pll2_200m", "clk_ext2", "clk_ext4", "audio_pll2_out", };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun static const char *imx8mm_gpu_axi_sels[] = {"osc_24m", "sys_pll1_800m", "gpu_pll_out", "sys_pll3_out", "sys_pll2_1000m",
81*4882a593Smuzhiyun "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static const char *imx8mm_gpu_ahb_sels[] = {"osc_24m", "sys_pll1_800m", "gpu_pll_out", "sys_pll3_out", "sys_pll2_1000m",
84*4882a593Smuzhiyun "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static const char *imx8mm_noc_sels[] = {"osc_24m", "sys_pll1_800m", "sys_pll3_out", "sys_pll2_1000m", "sys_pll2_500m",
87*4882a593Smuzhiyun "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static const char *imx8mm_noc_apb_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll3_out", "sys_pll2_333m", "sys_pll2_200m",
90*4882a593Smuzhiyun "sys_pll1_800m", "audio_pll1_out", "video_pll1_out", };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun static const char *imx8mm_ahb_sels[] = {"osc_24m", "sys_pll1_133m", "sys_pll1_800m", "sys_pll1_400m",
93*4882a593Smuzhiyun "sys_pll2_125m", "sys_pll3_out", "audio_pll1_out", "video_pll1_out", };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun static const char *imx8mm_audio_ahb_sels[] = {"osc_24m", "sys_pll2_500m", "sys_pll1_800m", "sys_pll2_1000m",
96*4882a593Smuzhiyun "sys_pll2_166m", "sys_pll3_out", "audio_pll1_out", "video_pll1_out", };
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun static const char *imx8mm_dram_alt_sels[] = {"osc_24m", "sys_pll1_800m", "sys_pll1_100m", "sys_pll2_500m",
99*4882a593Smuzhiyun "sys_pll2_1000m", "sys_pll3_out", "audio_pll1_out", "sys_pll1_266m", };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static const char *imx8mm_dram_apb_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll1_160m",
102*4882a593Smuzhiyun "sys_pll1_800m", "sys_pll3_out", "sys_pll2_250m", "audio_pll2_out", };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static const char *imx8mm_vpu_g1_sels[] = {"osc_24m", "vpu_pll_out", "sys_pll1_800m", "sys_pll2_1000m",
105*4882a593Smuzhiyun "sys_pll1_100m", "sys_pll2_125m", "sys_pll3_out", "audio_pll1_out", };
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun static const char *imx8mm_vpu_g2_sels[] = {"osc_24m", "vpu_pll_out", "sys_pll1_800m", "sys_pll2_1000m",
108*4882a593Smuzhiyun "sys_pll1_100m", "sys_pll2_125m", "sys_pll3_out", "audio_pll1_out", };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun static const char *imx8mm_disp_dtrc_sels[] = {"osc_24m", "dummy", "sys_pll1_800m", "sys_pll2_1000m",
111*4882a593Smuzhiyun "sys_pll1_160m", "video_pll1_out", "sys_pll3_out", "audio_pll2_out", };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static const char *imx8mm_disp_dc8000_sels[] = {"osc_24m", "dummy", "sys_pll1_800m", "sys_pll2_1000m",
114*4882a593Smuzhiyun "sys_pll1_160m", "video_pll1_out", "sys_pll3_out", "audio_pll2_out", };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun static const char *imx8mm_pcie1_ctrl_sels[] = {"osc_24m", "sys_pll2_250m", "sys_pll2_200m", "sys_pll1_266m",
117*4882a593Smuzhiyun "sys_pll1_800m", "sys_pll2_500m", "sys_pll2_333m", "sys_pll3_out", };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static const char *imx8mm_pcie1_phy_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll2_500m", "clk_ext1", "clk_ext2",
120*4882a593Smuzhiyun "clk_ext3", "clk_ext4", "sys_pll1_400m", };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun static const char *imx8mm_pcie1_aux_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll2_50m", "sys_pll3_out",
123*4882a593Smuzhiyun "sys_pll2_100m", "sys_pll1_80m", "sys_pll1_160m", "sys_pll1_200m", };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static const char *imx8mm_dc_pixel_sels[] = {"osc_24m", "video_pll1_out", "audio_pll2_out", "audio_pll1_out",
126*4882a593Smuzhiyun "sys_pll1_800m", "sys_pll2_1000m", "sys_pll3_out", "clk_ext4", };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static const char *imx8mm_lcdif_pixel_sels[] = {"osc_24m", "video_pll1_out", "audio_pll2_out", "audio_pll1_out",
129*4882a593Smuzhiyun "sys_pll1_800m", "sys_pll2_1000m", "sys_pll3_out", "clk_ext4", };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun static const char *imx8mm_sai1_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out",
132*4882a593Smuzhiyun "sys_pll1_133m", "osc_hdmi", "clk_ext1", "clk_ext2", };
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun static const char *imx8mm_sai2_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out",
135*4882a593Smuzhiyun "sys_pll1_133m", "osc_hdmi", "clk_ext2", "clk_ext3", };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun static const char *imx8mm_sai3_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out",
138*4882a593Smuzhiyun "sys_pll1_133m", "osc_hdmi", "clk_ext3", "clk_ext4", };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static const char *imx8mm_sai4_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out",
141*4882a593Smuzhiyun "sys_pll1_133m", "osc_hdmi", "clk_ext1", "clk_ext2", };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun static const char *imx8mm_sai5_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out",
144*4882a593Smuzhiyun "sys_pll1_133m", "osc_hdmi", "clk_ext2", "clk_ext3", };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static const char *imx8mm_sai6_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out",
147*4882a593Smuzhiyun "sys_pll1_133m", "osc_hdmi", "clk_ext3", "clk_ext4", };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun static const char *imx8mm_spdif1_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out",
150*4882a593Smuzhiyun "sys_pll1_133m", "osc_hdmi", "clk_ext2", "clk_ext3", };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static const char *imx8mm_spdif2_sels[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out",
153*4882a593Smuzhiyun "sys_pll1_133m", "osc_hdmi", "clk_ext3", "clk_ext4", };
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun static const char *imx8mm_enet_ref_sels[] = {"osc_24m", "sys_pll2_125m", "sys_pll2_50m", "sys_pll2_100m",
156*4882a593Smuzhiyun "sys_pll1_160m", "audio_pll1_out", "video_pll1_out", "clk_ext4", };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun static const char *imx8mm_enet_timer_sels[] = {"osc_24m", "sys_pll2_100m", "audio_pll1_out", "clk_ext1", "clk_ext2",
159*4882a593Smuzhiyun "clk_ext3", "clk_ext4", "video_pll1_out", };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static const char *imx8mm_enet_phy_sels[] = {"osc_24m", "sys_pll2_50m", "sys_pll2_125m", "sys_pll2_200m",
162*4882a593Smuzhiyun "sys_pll2_500m", "video_pll1_out", "audio_pll2_out", };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static const char *imx8mm_nand_sels[] = {"osc_24m", "sys_pll2_500m", "audio_pll1_out", "sys_pll1_400m",
165*4882a593Smuzhiyun "audio_pll2_out", "sys_pll3_out", "sys_pll2_250m", "video_pll1_out", };
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun static const char *imx8mm_qspi_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll2_333m", "sys_pll2_500m",
168*4882a593Smuzhiyun "audio_pll2_out", "sys_pll1_266m", "sys_pll3_out", "sys_pll1_100m", };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun static const char *imx8mm_usdhc1_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll1_800m", "sys_pll2_500m",
171*4882a593Smuzhiyun "sys_pll3_out", "sys_pll1_266m", "audio_pll2_out", "sys_pll1_100m", };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun static const char *imx8mm_usdhc2_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll1_800m", "sys_pll2_500m",
174*4882a593Smuzhiyun "sys_pll3_out", "sys_pll1_266m", "audio_pll2_out", "sys_pll1_100m", };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun static const char *imx8mm_i2c1_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m", "sys_pll3_out", "audio_pll1_out",
177*4882a593Smuzhiyun "video_pll1_out", "audio_pll2_out", "sys_pll1_133m", };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static const char *imx8mm_i2c2_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m", "sys_pll3_out", "audio_pll1_out",
180*4882a593Smuzhiyun "video_pll1_out", "audio_pll2_out", "sys_pll1_133m", };
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun static const char *imx8mm_i2c3_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m", "sys_pll3_out", "audio_pll1_out",
183*4882a593Smuzhiyun "video_pll1_out", "audio_pll2_out", "sys_pll1_133m", };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun static const char *imx8mm_i2c4_sels[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m", "sys_pll3_out", "audio_pll1_out",
186*4882a593Smuzhiyun "video_pll1_out", "audio_pll2_out", "sys_pll1_133m", };
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun static const char *imx8mm_uart1_sels[] = {"osc_24m", "sys_pll1_80m", "sys_pll2_200m", "sys_pll2_100m",
189*4882a593Smuzhiyun "sys_pll3_out", "clk_ext2", "clk_ext4", "audio_pll2_out", };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun static const char *imx8mm_uart2_sels[] = {"osc_24m", "sys_pll1_80m", "sys_pll2_200m", "sys_pll2_100m",
192*4882a593Smuzhiyun "sys_pll3_out", "clk_ext2", "clk_ext3", "audio_pll2_out", };
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun static const char *imx8mm_uart3_sels[] = {"osc_24m", "sys_pll1_80m", "sys_pll2_200m", "sys_pll2_100m",
195*4882a593Smuzhiyun "sys_pll3_out", "clk_ext2", "clk_ext4", "audio_pll2_out", };
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun static const char *imx8mm_uart4_sels[] = {"osc_24m", "sys_pll1_80m", "sys_pll2_200m", "sys_pll2_100m",
198*4882a593Smuzhiyun "sys_pll3_out", "clk_ext2", "clk_ext3", "audio_pll2_out", };
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun static const char *imx8mm_usb_core_sels[] = {"osc_24m", "sys_pll1_100m", "sys_pll1_40m", "sys_pll2_100m",
201*4882a593Smuzhiyun "sys_pll2_200m", "clk_ext2", "clk_ext3", "audio_pll2_out", };
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static const char *imx8mm_usb_phy_sels[] = {"osc_24m", "sys_pll1_100m", "sys_pll1_40m", "sys_pll2_100m",
204*4882a593Smuzhiyun "sys_pll2_200m", "clk_ext2", "clk_ext3", "audio_pll2_out", };
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static const char *imx8mm_gic_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll2_100m",
207*4882a593Smuzhiyun "sys_pll1_800m", "clk_ext2", "clk_ext4", "audio_pll2_out" };
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun static const char *imx8mm_ecspi1_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll1_160m",
210*4882a593Smuzhiyun "sys_pll1_800m", "sys_pll3_out", "sys_pll2_250m", "audio_pll2_out", };
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun static const char *imx8mm_ecspi2_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll1_160m",
213*4882a593Smuzhiyun "sys_pll1_800m", "sys_pll3_out", "sys_pll2_250m", "audio_pll2_out", };
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun static const char *imx8mm_pwm1_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m", "sys_pll1_40m",
216*4882a593Smuzhiyun "sys_pll3_out", "clk_ext1", "sys_pll1_80m", "video_pll1_out", };
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun static const char *imx8mm_pwm2_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m", "sys_pll1_40m",
219*4882a593Smuzhiyun "sys_pll3_out", "clk_ext1", "sys_pll1_80m", "video_pll1_out", };
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static const char *imx8mm_pwm3_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m", "sys_pll1_40m",
222*4882a593Smuzhiyun "sys_pll3_out", "clk_ext2", "sys_pll1_80m", "video_pll1_out", };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun static const char *imx8mm_pwm4_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m", "sys_pll1_40m",
225*4882a593Smuzhiyun "sys_pll3_out", "clk_ext2", "sys_pll1_80m", "video_pll1_out", };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun static const char *imx8mm_gpt1_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_400m", "sys_pll1_40m",
228*4882a593Smuzhiyun "video_pll1_out", "sys_pll1_80m", "audio_pll1_out", "clk_ext1" };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun static const char *imx8mm_wdog_sels[] = {"osc_24m", "sys_pll1_133m", "sys_pll1_160m", "vpu_pll_out",
231*4882a593Smuzhiyun "sys_pll2_125m", "sys_pll3_out", "sys_pll1_80m", "sys_pll2_166m", };
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun static const char *imx8mm_wrclk_sels[] = {"osc_24m", "sys_pll1_40m", "vpu_pll_out", "sys_pll3_out", "sys_pll2_200m",
234*4882a593Smuzhiyun "sys_pll1_266m", "sys_pll2_500m", "sys_pll1_100m", };
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun static const char *imx8mm_dsi_core_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll2_250m", "sys_pll1_800m",
237*4882a593Smuzhiyun "sys_pll2_1000m", "sys_pll3_out", "audio_pll2_out", "video_pll1_out", };
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun static const char *imx8mm_dsi_phy_sels[] = {"osc_24m", "sys_pll2_125m", "sys_pll2_100m", "sys_pll1_800m",
240*4882a593Smuzhiyun "sys_pll2_1000m", "clk_ext2", "audio_pll2_out", "video_pll1_out", };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static const char *imx8mm_dsi_dbi_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll2_100m", "sys_pll1_800m",
243*4882a593Smuzhiyun "sys_pll2_1000m", "sys_pll3_out", "audio_pll2_out", "video_pll1_out", };
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun static const char *imx8mm_usdhc3_sels[] = {"osc_24m", "sys_pll1_400m", "sys_pll1_800m", "sys_pll2_500m",
246*4882a593Smuzhiyun "sys_pll3_out", "sys_pll1_266m", "audio_pll2_out", "sys_pll1_100m", };
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun static const char *imx8mm_csi1_core_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll2_250m", "sys_pll1_800m",
249*4882a593Smuzhiyun "sys_pll2_1000m", "sys_pll3_out", "audio_pll2_out", "video_pll1_out", };
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun static const char *imx8mm_csi1_phy_sels[] = {"osc_24m", "sys_pll2_333m", "sys_pll2_100m", "sys_pll1_800m",
252*4882a593Smuzhiyun "sys_pll2_1000m", "clk_ext2", "audio_pll2_out", "video_pll1_out", };
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun static const char *imx8mm_csi1_esc_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_80m", "sys_pll1_800m",
255*4882a593Smuzhiyun "sys_pll2_1000m", "sys_pll3_out", "clk_ext3", "audio_pll2_out", };
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun static const char *imx8mm_csi2_core_sels[] = {"osc_24m", "sys_pll1_266m", "sys_pll2_250m", "sys_pll1_800m",
258*4882a593Smuzhiyun "sys_pll2_1000m", "sys_pll3_out", "audio_pll2_out", "video_pll1_out", };
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun static const char *imx8mm_csi2_phy_sels[] = {"osc_24m", "sys_pll2_333m", "sys_pll2_100m", "sys_pll1_800m",
261*4882a593Smuzhiyun "sys_pll2_1000m", "clk_ext2", "audio_pll2_out", "video_pll1_out", };
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun static const char *imx8mm_csi2_esc_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_80m", "sys_pll1_800m",
264*4882a593Smuzhiyun "sys_pll2_1000m", "sys_pll3_out", "clk_ext3", "audio_pll2_out", };
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun static const char *imx8mm_pcie2_ctrl_sels[] = {"osc_24m", "sys_pll2_250m", "sys_pll2_200m", "sys_pll1_266m",
267*4882a593Smuzhiyun "sys_pll1_800m", "sys_pll2_500m", "sys_pll2_333m", "sys_pll3_out", };
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun static const char *imx8mm_pcie2_phy_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll2_500m", "clk_ext1",
270*4882a593Smuzhiyun "clk_ext2", "clk_ext3", "clk_ext4", "sys_pll1_400m", };
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun static const char *imx8mm_pcie2_aux_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll2_50m", "sys_pll3_out",
273*4882a593Smuzhiyun "sys_pll2_100m", "sys_pll1_80m", "sys_pll1_160m", "sys_pll1_200m", };
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun static const char *imx8mm_ecspi3_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll1_160m",
276*4882a593Smuzhiyun "sys_pll1_800m", "sys_pll3_out", "sys_pll2_250m", "audio_pll2_out", };
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun static const char *imx8mm_pdm_sels[] = {"osc_24m", "sys_pll2_100m", "audio_pll1_out", "sys_pll1_800m",
279*4882a593Smuzhiyun "sys_pll2_1000m", "sys_pll3_out", "clk_ext3", "audio_pll2_out", };
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun static const char *imx8mm_vpu_h1_sels[] = {"osc_24m", "vpu_pll_out", "sys_pll1_800m", "sys_pll2_1000m",
282*4882a593Smuzhiyun "audio_pll2_out", "sys_pll2_125m", "sys_pll3_out", "audio_pll1_out", };
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun static const char *imx8mm_dram_core_sels[] = {"dram_pll_out", "dram_alt_root", };
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun static const char *imx8mm_clko1_sels[] = {"osc_24m", "sys_pll1_800m", "dummy", "sys_pll1_200m",
287*4882a593Smuzhiyun "audio_pll2_out", "sys_pll2_500m", "vpu_pll", "sys_pll1_80m", };
288*4882a593Smuzhiyun static const char *imx8mm_clko2_sels[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_400m", "sys_pll2_166m",
289*4882a593Smuzhiyun "sys_pll3_out", "audio_pll1_out", "video_pll1_out", "osc_32k", };
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun static struct clk_hw_onecell_data *clk_hw_data;
292*4882a593Smuzhiyun static struct clk_hw **hws;
293*4882a593Smuzhiyun
imx8mm_clocks_probe(struct platform_device * pdev)294*4882a593Smuzhiyun static int imx8mm_clocks_probe(struct platform_device *pdev)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun struct device *dev = &pdev->dev;
297*4882a593Smuzhiyun struct device_node *np = dev->of_node;
298*4882a593Smuzhiyun void __iomem *base;
299*4882a593Smuzhiyun int ret;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun clk_hw_data = kzalloc(struct_size(clk_hw_data, hws,
302*4882a593Smuzhiyun IMX8MM_CLK_END), GFP_KERNEL);
303*4882a593Smuzhiyun if (WARN_ON(!clk_hw_data))
304*4882a593Smuzhiyun return -ENOMEM;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun clk_hw_data->num = IMX8MM_CLK_END;
307*4882a593Smuzhiyun hws = clk_hw_data->hws;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun hws[IMX8MM_CLK_DUMMY] = imx_clk_hw_fixed("dummy", 0);
310*4882a593Smuzhiyun hws[IMX8MM_CLK_24M] = imx_obtain_fixed_clk_hw(np, "osc_24m");
311*4882a593Smuzhiyun hws[IMX8MM_CLK_32K] = imx_obtain_fixed_clk_hw(np, "osc_32k");
312*4882a593Smuzhiyun hws[IMX8MM_CLK_EXT1] = imx_obtain_fixed_clk_hw(np, "clk_ext1");
313*4882a593Smuzhiyun hws[IMX8MM_CLK_EXT2] = imx_obtain_fixed_clk_hw(np, "clk_ext2");
314*4882a593Smuzhiyun hws[IMX8MM_CLK_EXT3] = imx_obtain_fixed_clk_hw(np, "clk_ext3");
315*4882a593Smuzhiyun hws[IMX8MM_CLK_EXT4] = imx_obtain_fixed_clk_hw(np, "clk_ext4");
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "fsl,imx8mm-anatop");
318*4882a593Smuzhiyun base = of_iomap(np, 0);
319*4882a593Smuzhiyun of_node_put(np);
320*4882a593Smuzhiyun if (WARN_ON(!base))
321*4882a593Smuzhiyun return -ENOMEM;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun hws[IMX8MM_AUDIO_PLL1_REF_SEL] = imx_clk_hw_mux("audio_pll1_ref_sel", base + 0x0, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels));
324*4882a593Smuzhiyun hws[IMX8MM_AUDIO_PLL2_REF_SEL] = imx_clk_hw_mux("audio_pll2_ref_sel", base + 0x14, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels));
325*4882a593Smuzhiyun hws[IMX8MM_VIDEO_PLL1_REF_SEL] = imx_clk_hw_mux("video_pll1_ref_sel", base + 0x28, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels));
326*4882a593Smuzhiyun hws[IMX8MM_DRAM_PLL_REF_SEL] = imx_clk_hw_mux("dram_pll_ref_sel", base + 0x50, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels));
327*4882a593Smuzhiyun hws[IMX8MM_GPU_PLL_REF_SEL] = imx_clk_hw_mux("gpu_pll_ref_sel", base + 0x64, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels));
328*4882a593Smuzhiyun hws[IMX8MM_VPU_PLL_REF_SEL] = imx_clk_hw_mux("vpu_pll_ref_sel", base + 0x74, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels));
329*4882a593Smuzhiyun hws[IMX8MM_ARM_PLL_REF_SEL] = imx_clk_hw_mux("arm_pll_ref_sel", base + 0x84, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels));
330*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL3_REF_SEL] = imx_clk_hw_mux("sys_pll3_ref_sel", base + 0x114, 0, 2, pll_ref_sels, ARRAY_SIZE(pll_ref_sels));
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun hws[IMX8MM_AUDIO_PLL1] = imx_clk_hw_pll14xx("audio_pll1", "audio_pll1_ref_sel", base, &imx_1443x_pll);
333*4882a593Smuzhiyun hws[IMX8MM_AUDIO_PLL2] = imx_clk_hw_pll14xx("audio_pll2", "audio_pll2_ref_sel", base + 0x14, &imx_1443x_pll);
334*4882a593Smuzhiyun hws[IMX8MM_VIDEO_PLL1] = imx_clk_hw_pll14xx("video_pll1", "video_pll1_ref_sel", base + 0x28, &imx_1443x_pll);
335*4882a593Smuzhiyun hws[IMX8MM_DRAM_PLL] = imx_clk_hw_pll14xx("dram_pll", "dram_pll_ref_sel", base + 0x50, &imx_1443x_dram_pll);
336*4882a593Smuzhiyun hws[IMX8MM_GPU_PLL] = imx_clk_hw_pll14xx("gpu_pll", "gpu_pll_ref_sel", base + 0x64, &imx_1416x_pll);
337*4882a593Smuzhiyun hws[IMX8MM_VPU_PLL] = imx_clk_hw_pll14xx("vpu_pll", "vpu_pll_ref_sel", base + 0x74, &imx_1416x_pll);
338*4882a593Smuzhiyun hws[IMX8MM_ARM_PLL] = imx_clk_hw_pll14xx("arm_pll", "arm_pll_ref_sel", base + 0x84, &imx_1416x_pll);
339*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL1] = imx_clk_hw_fixed("sys_pll1", 800000000);
340*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL2] = imx_clk_hw_fixed("sys_pll2", 1000000000);
341*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL3] = imx_clk_hw_pll14xx("sys_pll3", "sys_pll3_ref_sel", base + 0x114, &imx_1416x_pll);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /* PLL bypass out */
344*4882a593Smuzhiyun hws[IMX8MM_AUDIO_PLL1_BYPASS] = imx_clk_hw_mux_flags("audio_pll1_bypass", base, 16, 1, audio_pll1_bypass_sels, ARRAY_SIZE(audio_pll1_bypass_sels), CLK_SET_RATE_PARENT);
345*4882a593Smuzhiyun hws[IMX8MM_AUDIO_PLL2_BYPASS] = imx_clk_hw_mux_flags("audio_pll2_bypass", base + 0x14, 16, 1, audio_pll2_bypass_sels, ARRAY_SIZE(audio_pll2_bypass_sels), CLK_SET_RATE_PARENT);
346*4882a593Smuzhiyun hws[IMX8MM_VIDEO_PLL1_BYPASS] = imx_clk_hw_mux_flags("video_pll1_bypass", base + 0x28, 16, 1, video_pll1_bypass_sels, ARRAY_SIZE(video_pll1_bypass_sels), CLK_SET_RATE_PARENT);
347*4882a593Smuzhiyun hws[IMX8MM_DRAM_PLL_BYPASS] = imx_clk_hw_mux_flags("dram_pll_bypass", base + 0x50, 16, 1, dram_pll_bypass_sels, ARRAY_SIZE(dram_pll_bypass_sels), CLK_SET_RATE_PARENT);
348*4882a593Smuzhiyun hws[IMX8MM_GPU_PLL_BYPASS] = imx_clk_hw_mux_flags("gpu_pll_bypass", base + 0x64, 28, 1, gpu_pll_bypass_sels, ARRAY_SIZE(gpu_pll_bypass_sels), CLK_SET_RATE_PARENT);
349*4882a593Smuzhiyun hws[IMX8MM_VPU_PLL_BYPASS] = imx_clk_hw_mux_flags("vpu_pll_bypass", base + 0x74, 28, 1, vpu_pll_bypass_sels, ARRAY_SIZE(vpu_pll_bypass_sels), CLK_SET_RATE_PARENT);
350*4882a593Smuzhiyun hws[IMX8MM_ARM_PLL_BYPASS] = imx_clk_hw_mux_flags("arm_pll_bypass", base + 0x84, 28, 1, arm_pll_bypass_sels, ARRAY_SIZE(arm_pll_bypass_sels), CLK_SET_RATE_PARENT);
351*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL3_BYPASS] = imx_clk_hw_mux_flags("sys_pll3_bypass", base + 0x114, 28, 1, sys_pll3_bypass_sels, ARRAY_SIZE(sys_pll3_bypass_sels), CLK_SET_RATE_PARENT);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* PLL out gate */
354*4882a593Smuzhiyun hws[IMX8MM_AUDIO_PLL1_OUT] = imx_clk_hw_gate("audio_pll1_out", "audio_pll1_bypass", base, 13);
355*4882a593Smuzhiyun hws[IMX8MM_AUDIO_PLL2_OUT] = imx_clk_hw_gate("audio_pll2_out", "audio_pll2_bypass", base + 0x14, 13);
356*4882a593Smuzhiyun hws[IMX8MM_VIDEO_PLL1_OUT] = imx_clk_hw_gate("video_pll1_out", "video_pll1_bypass", base + 0x28, 13);
357*4882a593Smuzhiyun hws[IMX8MM_DRAM_PLL_OUT] = imx_clk_hw_gate("dram_pll_out", "dram_pll_bypass", base + 0x50, 13);
358*4882a593Smuzhiyun hws[IMX8MM_GPU_PLL_OUT] = imx_clk_hw_gate("gpu_pll_out", "gpu_pll_bypass", base + 0x64, 11);
359*4882a593Smuzhiyun hws[IMX8MM_VPU_PLL_OUT] = imx_clk_hw_gate("vpu_pll_out", "vpu_pll_bypass", base + 0x74, 11);
360*4882a593Smuzhiyun hws[IMX8MM_ARM_PLL_OUT] = imx_clk_hw_gate("arm_pll_out", "arm_pll_bypass", base + 0x84, 11);
361*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL3_OUT] = imx_clk_hw_gate("sys_pll3_out", "sys_pll3_bypass", base + 0x114, 11);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* SYS PLL1 fixed output */
364*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL1_40M_CG] = imx_clk_hw_gate("sys_pll1_40m_cg", "sys_pll1", base + 0x94, 27);
365*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL1_80M_CG] = imx_clk_hw_gate("sys_pll1_80m_cg", "sys_pll1", base + 0x94, 25);
366*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL1_100M_CG] = imx_clk_hw_gate("sys_pll1_100m_cg", "sys_pll1", base + 0x94, 23);
367*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL1_133M_CG] = imx_clk_hw_gate("sys_pll1_133m_cg", "sys_pll1", base + 0x94, 21);
368*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL1_160M_CG] = imx_clk_hw_gate("sys_pll1_160m_cg", "sys_pll1", base + 0x94, 19);
369*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL1_200M_CG] = imx_clk_hw_gate("sys_pll1_200m_cg", "sys_pll1", base + 0x94, 17);
370*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL1_266M_CG] = imx_clk_hw_gate("sys_pll1_266m_cg", "sys_pll1", base + 0x94, 15);
371*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL1_400M_CG] = imx_clk_hw_gate("sys_pll1_400m_cg", "sys_pll1", base + 0x94, 13);
372*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL1_OUT] = imx_clk_hw_gate("sys_pll1_out", "sys_pll1", base + 0x94, 11);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL1_40M] = imx_clk_hw_fixed_factor("sys_pll1_40m", "sys_pll1_40m_cg", 1, 20);
375*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL1_80M] = imx_clk_hw_fixed_factor("sys_pll1_80m", "sys_pll1_80m_cg", 1, 10);
376*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL1_100M] = imx_clk_hw_fixed_factor("sys_pll1_100m", "sys_pll1_100m_cg", 1, 8);
377*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL1_133M] = imx_clk_hw_fixed_factor("sys_pll1_133m", "sys_pll1_133m_cg", 1, 6);
378*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL1_160M] = imx_clk_hw_fixed_factor("sys_pll1_160m", "sys_pll1_160m_cg", 1, 5);
379*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL1_200M] = imx_clk_hw_fixed_factor("sys_pll1_200m", "sys_pll1_200m_cg", 1, 4);
380*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL1_266M] = imx_clk_hw_fixed_factor("sys_pll1_266m", "sys_pll1_266m_cg", 1, 3);
381*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL1_400M] = imx_clk_hw_fixed_factor("sys_pll1_400m", "sys_pll1_400m_cg", 1, 2);
382*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL1_800M] = imx_clk_hw_fixed_factor("sys_pll1_800m", "sys_pll1_out", 1, 1);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* SYS PLL2 fixed output */
385*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL2_50M_CG] = imx_clk_hw_gate("sys_pll2_50m_cg", "sys_pll2", base + 0x104, 27);
386*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL2_100M_CG] = imx_clk_hw_gate("sys_pll2_100m_cg", "sys_pll2", base + 0x104, 25);
387*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL2_125M_CG] = imx_clk_hw_gate("sys_pll2_125m_cg", "sys_pll2", base + 0x104, 23);
388*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL2_166M_CG] = imx_clk_hw_gate("sys_pll2_166m_cg", "sys_pll2", base + 0x104, 21);
389*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL2_200M_CG] = imx_clk_hw_gate("sys_pll2_200m_cg", "sys_pll2", base + 0x104, 19);
390*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL2_250M_CG] = imx_clk_hw_gate("sys_pll2_250m_cg", "sys_pll2", base + 0x104, 17);
391*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL2_333M_CG] = imx_clk_hw_gate("sys_pll2_333m_cg", "sys_pll2", base + 0x104, 15);
392*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL2_500M_CG] = imx_clk_hw_gate("sys_pll2_500m_cg", "sys_pll2", base + 0x104, 13);
393*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL2_OUT] = imx_clk_hw_gate("sys_pll2_out", "sys_pll2", base + 0x104, 11);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL2_50M] = imx_clk_hw_fixed_factor("sys_pll2_50m", "sys_pll2_50m_cg", 1, 20);
396*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL2_100M] = imx_clk_hw_fixed_factor("sys_pll2_100m", "sys_pll2_100m_cg", 1, 10);
397*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL2_125M] = imx_clk_hw_fixed_factor("sys_pll2_125m", "sys_pll2_125m_cg", 1, 8);
398*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL2_166M] = imx_clk_hw_fixed_factor("sys_pll2_166m", "sys_pll2_166m_cg", 1, 6);
399*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL2_200M] = imx_clk_hw_fixed_factor("sys_pll2_200m", "sys_pll2_200m_cg", 1, 5);
400*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL2_250M] = imx_clk_hw_fixed_factor("sys_pll2_250m", "sys_pll2_250m_cg", 1, 4);
401*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL2_333M] = imx_clk_hw_fixed_factor("sys_pll2_333m", "sys_pll2_333m_cg", 1, 3);
402*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL2_500M] = imx_clk_hw_fixed_factor("sys_pll2_500m", "sys_pll2_500m_cg", 1, 2);
403*4882a593Smuzhiyun hws[IMX8MM_SYS_PLL2_1000M] = imx_clk_hw_fixed_factor("sys_pll2_1000m", "sys_pll2_out", 1, 1);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun np = dev->of_node;
406*4882a593Smuzhiyun base = devm_platform_ioremap_resource(pdev, 0);
407*4882a593Smuzhiyun if (WARN_ON(IS_ERR(base)))
408*4882a593Smuzhiyun return PTR_ERR(base);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /* Core Slice */
411*4882a593Smuzhiyun hws[IMX8MM_CLK_A53_DIV] = imx8m_clk_hw_composite_core("arm_a53_div", imx8mm_a53_sels, base + 0x8000);
412*4882a593Smuzhiyun hws[IMX8MM_CLK_A53_CG] = hws[IMX8MM_CLK_A53_DIV];
413*4882a593Smuzhiyun hws[IMX8MM_CLK_A53_SRC] = hws[IMX8MM_CLK_A53_DIV];
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun hws[IMX8MM_CLK_M4_CORE] = imx8m_clk_hw_composite_core("arm_m4_core", imx8mm_m4_sels, base + 0x8080);
416*4882a593Smuzhiyun hws[IMX8MM_CLK_VPU_CORE] = imx8m_clk_hw_composite_core("vpu_core", imx8mm_vpu_sels, base + 0x8100);
417*4882a593Smuzhiyun hws[IMX8MM_CLK_GPU3D_CORE] = imx8m_clk_hw_composite_core("gpu3d_core", imx8mm_gpu3d_sels, base + 0x8180);
418*4882a593Smuzhiyun hws[IMX8MM_CLK_GPU2D_CORE] = imx8m_clk_hw_composite_core("gpu2d_core", imx8mm_gpu2d_sels, base + 0x8200);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* For backwards compatibility */
421*4882a593Smuzhiyun hws[IMX8MM_CLK_M4_SRC] = hws[IMX8MM_CLK_M4_CORE];
422*4882a593Smuzhiyun hws[IMX8MM_CLK_M4_CG] = hws[IMX8MM_CLK_M4_CORE];
423*4882a593Smuzhiyun hws[IMX8MM_CLK_M4_DIV] = hws[IMX8MM_CLK_M4_CORE];
424*4882a593Smuzhiyun hws[IMX8MM_CLK_VPU_SRC] = hws[IMX8MM_CLK_VPU_CORE];
425*4882a593Smuzhiyun hws[IMX8MM_CLK_VPU_CG] = hws[IMX8MM_CLK_VPU_CORE];
426*4882a593Smuzhiyun hws[IMX8MM_CLK_VPU_DIV] = hws[IMX8MM_CLK_VPU_CORE];
427*4882a593Smuzhiyun hws[IMX8MM_CLK_GPU3D_SRC] = hws[IMX8MM_CLK_GPU3D_CORE];
428*4882a593Smuzhiyun hws[IMX8MM_CLK_GPU3D_CG] = hws[IMX8MM_CLK_GPU3D_CORE];
429*4882a593Smuzhiyun hws[IMX8MM_CLK_GPU3D_DIV] = hws[IMX8MM_CLK_GPU3D_CORE];
430*4882a593Smuzhiyun hws[IMX8MM_CLK_GPU2D_SRC] = hws[IMX8MM_CLK_GPU2D_CORE];
431*4882a593Smuzhiyun hws[IMX8MM_CLK_GPU2D_CG] = hws[IMX8MM_CLK_GPU2D_CORE];
432*4882a593Smuzhiyun hws[IMX8MM_CLK_GPU2D_DIV] = hws[IMX8MM_CLK_GPU2D_CORE];
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /* CORE SEL */
435*4882a593Smuzhiyun hws[IMX8MM_CLK_A53_CORE] = imx_clk_hw_mux2("arm_a53_core", base + 0x9880, 24, 1, imx8mm_a53_core_sels, ARRAY_SIZE(imx8mm_a53_core_sels));
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /* BUS */
438*4882a593Smuzhiyun hws[IMX8MM_CLK_MAIN_AXI] = imx8m_clk_hw_composite_bus_critical("main_axi", imx8mm_main_axi_sels, base + 0x8800);
439*4882a593Smuzhiyun hws[IMX8MM_CLK_ENET_AXI] = imx8m_clk_hw_composite_bus("enet_axi", imx8mm_enet_axi_sels, base + 0x8880);
440*4882a593Smuzhiyun hws[IMX8MM_CLK_NAND_USDHC_BUS] = imx8m_clk_hw_composite_bus_critical("nand_usdhc_bus", imx8mm_nand_usdhc_sels, base + 0x8900);
441*4882a593Smuzhiyun hws[IMX8MM_CLK_VPU_BUS] = imx8m_clk_hw_composite_bus("vpu_bus", imx8mm_vpu_bus_sels, base + 0x8980);
442*4882a593Smuzhiyun hws[IMX8MM_CLK_DISP_AXI] = imx8m_clk_hw_composite_bus("disp_axi", imx8mm_disp_axi_sels, base + 0x8a00);
443*4882a593Smuzhiyun hws[IMX8MM_CLK_DISP_APB] = imx8m_clk_hw_composite_bus("disp_apb", imx8mm_disp_apb_sels, base + 0x8a80);
444*4882a593Smuzhiyun hws[IMX8MM_CLK_DISP_RTRM] = imx8m_clk_hw_composite_bus("disp_rtrm", imx8mm_disp_rtrm_sels, base + 0x8b00);
445*4882a593Smuzhiyun hws[IMX8MM_CLK_USB_BUS] = imx8m_clk_hw_composite_bus("usb_bus", imx8mm_usb_bus_sels, base + 0x8b80);
446*4882a593Smuzhiyun hws[IMX8MM_CLK_GPU_AXI] = imx8m_clk_hw_composite_bus("gpu_axi", imx8mm_gpu_axi_sels, base + 0x8c00);
447*4882a593Smuzhiyun hws[IMX8MM_CLK_GPU_AHB] = imx8m_clk_hw_composite_bus("gpu_ahb", imx8mm_gpu_ahb_sels, base + 0x8c80);
448*4882a593Smuzhiyun hws[IMX8MM_CLK_NOC] = imx8m_clk_hw_composite_bus_critical("noc", imx8mm_noc_sels, base + 0x8d00);
449*4882a593Smuzhiyun hws[IMX8MM_CLK_NOC_APB] = imx8m_clk_hw_composite_bus_critical("noc_apb", imx8mm_noc_apb_sels, base + 0x8d80);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun /* AHB */
452*4882a593Smuzhiyun hws[IMX8MM_CLK_AHB] = imx8m_clk_hw_composite_bus_critical("ahb", imx8mm_ahb_sels, base + 0x9000);
453*4882a593Smuzhiyun hws[IMX8MM_CLK_AUDIO_AHB] = imx8m_clk_hw_composite_bus("audio_ahb", imx8mm_audio_ahb_sels, base + 0x9100);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /* IPG */
456*4882a593Smuzhiyun hws[IMX8MM_CLK_IPG_ROOT] = imx_clk_hw_divider2("ipg_root", "ahb", base + 0x9080, 0, 1);
457*4882a593Smuzhiyun hws[IMX8MM_CLK_IPG_AUDIO_ROOT] = imx_clk_hw_divider2("ipg_audio_root", "audio_ahb", base + 0x9180, 0, 1);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /*
460*4882a593Smuzhiyun * DRAM clocks are manipulated from TF-A outside clock framework.
461*4882a593Smuzhiyun * The fw_managed helper sets GET_RATE_NOCACHE and clears SET_PARENT_GATE
462*4882a593Smuzhiyun * as div value should always be read from hardware
463*4882a593Smuzhiyun */
464*4882a593Smuzhiyun hws[IMX8MM_CLK_DRAM_ALT] = imx8m_clk_hw_fw_managed_composite("dram_alt", imx8mm_dram_alt_sels, base + 0xa000);
465*4882a593Smuzhiyun hws[IMX8MM_CLK_DRAM_APB] = imx8m_clk_hw_fw_managed_composite_critical("dram_apb", imx8mm_dram_apb_sels, base + 0xa080);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* IP */
468*4882a593Smuzhiyun hws[IMX8MM_CLK_VPU_G1] = imx8m_clk_hw_composite("vpu_g1", imx8mm_vpu_g1_sels, base + 0xa100);
469*4882a593Smuzhiyun hws[IMX8MM_CLK_VPU_G2] = imx8m_clk_hw_composite("vpu_g2", imx8mm_vpu_g2_sels, base + 0xa180);
470*4882a593Smuzhiyun hws[IMX8MM_CLK_DISP_DTRC] = imx8m_clk_hw_composite("disp_dtrc", imx8mm_disp_dtrc_sels, base + 0xa200);
471*4882a593Smuzhiyun hws[IMX8MM_CLK_DISP_DC8000] = imx8m_clk_hw_composite("disp_dc8000", imx8mm_disp_dc8000_sels, base + 0xa280);
472*4882a593Smuzhiyun hws[IMX8MM_CLK_PCIE1_CTRL] = imx8m_clk_hw_composite("pcie1_ctrl", imx8mm_pcie1_ctrl_sels, base + 0xa300);
473*4882a593Smuzhiyun hws[IMX8MM_CLK_PCIE1_PHY] = imx8m_clk_hw_composite("pcie1_phy", imx8mm_pcie1_phy_sels, base + 0xa380);
474*4882a593Smuzhiyun hws[IMX8MM_CLK_PCIE1_AUX] = imx8m_clk_hw_composite("pcie1_aux", imx8mm_pcie1_aux_sels, base + 0xa400);
475*4882a593Smuzhiyun hws[IMX8MM_CLK_DC_PIXEL] = imx8m_clk_hw_composite("dc_pixel", imx8mm_dc_pixel_sels, base + 0xa480);
476*4882a593Smuzhiyun hws[IMX8MM_CLK_LCDIF_PIXEL] = imx8m_clk_hw_composite("lcdif_pixel", imx8mm_lcdif_pixel_sels, base + 0xa500);
477*4882a593Smuzhiyun hws[IMX8MM_CLK_SAI1] = imx8m_clk_hw_composite("sai1", imx8mm_sai1_sels, base + 0xa580);
478*4882a593Smuzhiyun hws[IMX8MM_CLK_SAI2] = imx8m_clk_hw_composite("sai2", imx8mm_sai2_sels, base + 0xa600);
479*4882a593Smuzhiyun hws[IMX8MM_CLK_SAI3] = imx8m_clk_hw_composite("sai3", imx8mm_sai3_sels, base + 0xa680);
480*4882a593Smuzhiyun hws[IMX8MM_CLK_SAI4] = imx8m_clk_hw_composite("sai4", imx8mm_sai4_sels, base + 0xa700);
481*4882a593Smuzhiyun hws[IMX8MM_CLK_SAI5] = imx8m_clk_hw_composite("sai5", imx8mm_sai5_sels, base + 0xa780);
482*4882a593Smuzhiyun hws[IMX8MM_CLK_SAI6] = imx8m_clk_hw_composite("sai6", imx8mm_sai6_sels, base + 0xa800);
483*4882a593Smuzhiyun hws[IMX8MM_CLK_SPDIF1] = imx8m_clk_hw_composite("spdif1", imx8mm_spdif1_sels, base + 0xa880);
484*4882a593Smuzhiyun hws[IMX8MM_CLK_SPDIF2] = imx8m_clk_hw_composite("spdif2", imx8mm_spdif2_sels, base + 0xa900);
485*4882a593Smuzhiyun hws[IMX8MM_CLK_ENET_REF] = imx8m_clk_hw_composite("enet_ref", imx8mm_enet_ref_sels, base + 0xa980);
486*4882a593Smuzhiyun hws[IMX8MM_CLK_ENET_TIMER] = imx8m_clk_hw_composite("enet_timer", imx8mm_enet_timer_sels, base + 0xaa00);
487*4882a593Smuzhiyun hws[IMX8MM_CLK_ENET_PHY_REF] = imx8m_clk_hw_composite("enet_phy", imx8mm_enet_phy_sels, base + 0xaa80);
488*4882a593Smuzhiyun hws[IMX8MM_CLK_NAND] = imx8m_clk_hw_composite("nand", imx8mm_nand_sels, base + 0xab00);
489*4882a593Smuzhiyun hws[IMX8MM_CLK_QSPI] = imx8m_clk_hw_composite("qspi", imx8mm_qspi_sels, base + 0xab80);
490*4882a593Smuzhiyun hws[IMX8MM_CLK_USDHC1] = imx8m_clk_hw_composite("usdhc1", imx8mm_usdhc1_sels, base + 0xac00);
491*4882a593Smuzhiyun hws[IMX8MM_CLK_USDHC2] = imx8m_clk_hw_composite("usdhc2", imx8mm_usdhc2_sels, base + 0xac80);
492*4882a593Smuzhiyun hws[IMX8MM_CLK_I2C1] = imx8m_clk_hw_composite("i2c1", imx8mm_i2c1_sels, base + 0xad00);
493*4882a593Smuzhiyun hws[IMX8MM_CLK_I2C2] = imx8m_clk_hw_composite("i2c2", imx8mm_i2c2_sels, base + 0xad80);
494*4882a593Smuzhiyun hws[IMX8MM_CLK_I2C3] = imx8m_clk_hw_composite("i2c3", imx8mm_i2c3_sels, base + 0xae00);
495*4882a593Smuzhiyun hws[IMX8MM_CLK_I2C4] = imx8m_clk_hw_composite("i2c4", imx8mm_i2c4_sels, base + 0xae80);
496*4882a593Smuzhiyun hws[IMX8MM_CLK_UART1] = imx8m_clk_hw_composite("uart1", imx8mm_uart1_sels, base + 0xaf00);
497*4882a593Smuzhiyun hws[IMX8MM_CLK_UART2] = imx8m_clk_hw_composite("uart2", imx8mm_uart2_sels, base + 0xaf80);
498*4882a593Smuzhiyun hws[IMX8MM_CLK_UART3] = imx8m_clk_hw_composite("uart3", imx8mm_uart3_sels, base + 0xb000);
499*4882a593Smuzhiyun hws[IMX8MM_CLK_UART4] = imx8m_clk_hw_composite("uart4", imx8mm_uart4_sels, base + 0xb080);
500*4882a593Smuzhiyun hws[IMX8MM_CLK_USB_CORE_REF] = imx8m_clk_hw_composite("usb_core_ref", imx8mm_usb_core_sels, base + 0xb100);
501*4882a593Smuzhiyun hws[IMX8MM_CLK_USB_PHY_REF] = imx8m_clk_hw_composite("usb_phy_ref", imx8mm_usb_phy_sels, base + 0xb180);
502*4882a593Smuzhiyun hws[IMX8MM_CLK_GIC] = imx8m_clk_hw_composite_critical("gic", imx8mm_gic_sels, base + 0xb200);
503*4882a593Smuzhiyun hws[IMX8MM_CLK_ECSPI1] = imx8m_clk_hw_composite("ecspi1", imx8mm_ecspi1_sels, base + 0xb280);
504*4882a593Smuzhiyun hws[IMX8MM_CLK_ECSPI2] = imx8m_clk_hw_composite("ecspi2", imx8mm_ecspi2_sels, base + 0xb300);
505*4882a593Smuzhiyun hws[IMX8MM_CLK_PWM1] = imx8m_clk_hw_composite("pwm1", imx8mm_pwm1_sels, base + 0xb380);
506*4882a593Smuzhiyun hws[IMX8MM_CLK_PWM2] = imx8m_clk_hw_composite("pwm2", imx8mm_pwm2_sels, base + 0xb400);
507*4882a593Smuzhiyun hws[IMX8MM_CLK_PWM3] = imx8m_clk_hw_composite("pwm3", imx8mm_pwm3_sels, base + 0xb480);
508*4882a593Smuzhiyun hws[IMX8MM_CLK_PWM4] = imx8m_clk_hw_composite("pwm4", imx8mm_pwm4_sels, base + 0xb500);
509*4882a593Smuzhiyun hws[IMX8MM_CLK_GPT1] = imx8m_clk_hw_composite("gpt1", imx8mm_gpt1_sels, base + 0xb580);
510*4882a593Smuzhiyun hws[IMX8MM_CLK_WDOG] = imx8m_clk_hw_composite("wdog", imx8mm_wdog_sels, base + 0xb900);
511*4882a593Smuzhiyun hws[IMX8MM_CLK_WRCLK] = imx8m_clk_hw_composite("wrclk", imx8mm_wrclk_sels, base + 0xb980);
512*4882a593Smuzhiyun hws[IMX8MM_CLK_CLKO1] = imx8m_clk_hw_composite("clko1", imx8mm_clko1_sels, base + 0xba00);
513*4882a593Smuzhiyun hws[IMX8MM_CLK_CLKO2] = imx8m_clk_hw_composite("clko2", imx8mm_clko2_sels, base + 0xba80);
514*4882a593Smuzhiyun hws[IMX8MM_CLK_DSI_CORE] = imx8m_clk_hw_composite("dsi_core", imx8mm_dsi_core_sels, base + 0xbb00);
515*4882a593Smuzhiyun hws[IMX8MM_CLK_DSI_PHY_REF] = imx8m_clk_hw_composite("dsi_phy_ref", imx8mm_dsi_phy_sels, base + 0xbb80);
516*4882a593Smuzhiyun hws[IMX8MM_CLK_DSI_DBI] = imx8m_clk_hw_composite("dsi_dbi", imx8mm_dsi_dbi_sels, base + 0xbc00);
517*4882a593Smuzhiyun hws[IMX8MM_CLK_USDHC3] = imx8m_clk_hw_composite("usdhc3", imx8mm_usdhc3_sels, base + 0xbc80);
518*4882a593Smuzhiyun hws[IMX8MM_CLK_CSI1_CORE] = imx8m_clk_hw_composite("csi1_core", imx8mm_csi1_core_sels, base + 0xbd00);
519*4882a593Smuzhiyun hws[IMX8MM_CLK_CSI1_PHY_REF] = imx8m_clk_hw_composite("csi1_phy_ref", imx8mm_csi1_phy_sels, base + 0xbd80);
520*4882a593Smuzhiyun hws[IMX8MM_CLK_CSI1_ESC] = imx8m_clk_hw_composite("csi1_esc", imx8mm_csi1_esc_sels, base + 0xbe00);
521*4882a593Smuzhiyun hws[IMX8MM_CLK_CSI2_CORE] = imx8m_clk_hw_composite("csi2_core", imx8mm_csi2_core_sels, base + 0xbe80);
522*4882a593Smuzhiyun hws[IMX8MM_CLK_CSI2_PHY_REF] = imx8m_clk_hw_composite("csi2_phy_ref", imx8mm_csi2_phy_sels, base + 0xbf00);
523*4882a593Smuzhiyun hws[IMX8MM_CLK_CSI2_ESC] = imx8m_clk_hw_composite("csi2_esc", imx8mm_csi2_esc_sels, base + 0xbf80);
524*4882a593Smuzhiyun hws[IMX8MM_CLK_PCIE2_CTRL] = imx8m_clk_hw_composite("pcie2_ctrl", imx8mm_pcie2_ctrl_sels, base + 0xc000);
525*4882a593Smuzhiyun hws[IMX8MM_CLK_PCIE2_PHY] = imx8m_clk_hw_composite("pcie2_phy", imx8mm_pcie2_phy_sels, base + 0xc080);
526*4882a593Smuzhiyun hws[IMX8MM_CLK_PCIE2_AUX] = imx8m_clk_hw_composite("pcie2_aux", imx8mm_pcie2_aux_sels, base + 0xc100);
527*4882a593Smuzhiyun hws[IMX8MM_CLK_ECSPI3] = imx8m_clk_hw_composite("ecspi3", imx8mm_ecspi3_sels, base + 0xc180);
528*4882a593Smuzhiyun hws[IMX8MM_CLK_PDM] = imx8m_clk_hw_composite("pdm", imx8mm_pdm_sels, base + 0xc200);
529*4882a593Smuzhiyun hws[IMX8MM_CLK_VPU_H1] = imx8m_clk_hw_composite("vpu_h1", imx8mm_vpu_h1_sels, base + 0xc280);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /* CCGR */
532*4882a593Smuzhiyun hws[IMX8MM_CLK_ECSPI1_ROOT] = imx_clk_hw_gate4("ecspi1_root_clk", "ecspi1", base + 0x4070, 0);
533*4882a593Smuzhiyun hws[IMX8MM_CLK_ECSPI2_ROOT] = imx_clk_hw_gate4("ecspi2_root_clk", "ecspi2", base + 0x4080, 0);
534*4882a593Smuzhiyun hws[IMX8MM_CLK_ECSPI3_ROOT] = imx_clk_hw_gate4("ecspi3_root_clk", "ecspi3", base + 0x4090, 0);
535*4882a593Smuzhiyun hws[IMX8MM_CLK_ENET1_ROOT] = imx_clk_hw_gate4("enet1_root_clk", "enet_axi", base + 0x40a0, 0);
536*4882a593Smuzhiyun hws[IMX8MM_CLK_GPIO1_ROOT] = imx_clk_hw_gate4("gpio1_root_clk", "ipg_root", base + 0x40b0, 0);
537*4882a593Smuzhiyun hws[IMX8MM_CLK_GPIO2_ROOT] = imx_clk_hw_gate4("gpio2_root_clk", "ipg_root", base + 0x40c0, 0);
538*4882a593Smuzhiyun hws[IMX8MM_CLK_GPIO3_ROOT] = imx_clk_hw_gate4("gpio3_root_clk", "ipg_root", base + 0x40d0, 0);
539*4882a593Smuzhiyun hws[IMX8MM_CLK_GPIO4_ROOT] = imx_clk_hw_gate4("gpio4_root_clk", "ipg_root", base + 0x40e0, 0);
540*4882a593Smuzhiyun hws[IMX8MM_CLK_GPIO5_ROOT] = imx_clk_hw_gate4("gpio5_root_clk", "ipg_root", base + 0x40f0, 0);
541*4882a593Smuzhiyun hws[IMX8MM_CLK_GPT1_ROOT] = imx_clk_hw_gate4("gpt1_root_clk", "gpt1", base + 0x4100, 0);
542*4882a593Smuzhiyun hws[IMX8MM_CLK_I2C1_ROOT] = imx_clk_hw_gate4("i2c1_root_clk", "i2c1", base + 0x4170, 0);
543*4882a593Smuzhiyun hws[IMX8MM_CLK_I2C2_ROOT] = imx_clk_hw_gate4("i2c2_root_clk", "i2c2", base + 0x4180, 0);
544*4882a593Smuzhiyun hws[IMX8MM_CLK_I2C3_ROOT] = imx_clk_hw_gate4("i2c3_root_clk", "i2c3", base + 0x4190, 0);
545*4882a593Smuzhiyun hws[IMX8MM_CLK_I2C4_ROOT] = imx_clk_hw_gate4("i2c4_root_clk", "i2c4", base + 0x41a0, 0);
546*4882a593Smuzhiyun hws[IMX8MM_CLK_MU_ROOT] = imx_clk_hw_gate4("mu_root_clk", "ipg_root", base + 0x4210, 0);
547*4882a593Smuzhiyun hws[IMX8MM_CLK_OCOTP_ROOT] = imx_clk_hw_gate4("ocotp_root_clk", "ipg_root", base + 0x4220, 0);
548*4882a593Smuzhiyun hws[IMX8MM_CLK_PCIE1_ROOT] = imx_clk_hw_gate4("pcie1_root_clk", "pcie1_ctrl", base + 0x4250, 0);
549*4882a593Smuzhiyun hws[IMX8MM_CLK_PWM1_ROOT] = imx_clk_hw_gate4("pwm1_root_clk", "pwm1", base + 0x4280, 0);
550*4882a593Smuzhiyun hws[IMX8MM_CLK_PWM2_ROOT] = imx_clk_hw_gate4("pwm2_root_clk", "pwm2", base + 0x4290, 0);
551*4882a593Smuzhiyun hws[IMX8MM_CLK_PWM3_ROOT] = imx_clk_hw_gate4("pwm3_root_clk", "pwm3", base + 0x42a0, 0);
552*4882a593Smuzhiyun hws[IMX8MM_CLK_PWM4_ROOT] = imx_clk_hw_gate4("pwm4_root_clk", "pwm4", base + 0x42b0, 0);
553*4882a593Smuzhiyun hws[IMX8MM_CLK_QSPI_ROOT] = imx_clk_hw_gate4("qspi_root_clk", "qspi", base + 0x42f0, 0);
554*4882a593Smuzhiyun hws[IMX8MM_CLK_NAND_ROOT] = imx_clk_hw_gate2_shared2("nand_root_clk", "nand", base + 0x4300, 0, &share_count_nand);
555*4882a593Smuzhiyun hws[IMX8MM_CLK_NAND_USDHC_BUS_RAWNAND_CLK] = imx_clk_hw_gate2_shared2("nand_usdhc_rawnand_clk", "nand_usdhc_bus", base + 0x4300, 0, &share_count_nand);
556*4882a593Smuzhiyun hws[IMX8MM_CLK_SAI1_ROOT] = imx_clk_hw_gate2_shared2("sai1_root_clk", "sai1", base + 0x4330, 0, &share_count_sai1);
557*4882a593Smuzhiyun hws[IMX8MM_CLK_SAI1_IPG] = imx_clk_hw_gate2_shared2("sai1_ipg_clk", "ipg_audio_root", base + 0x4330, 0, &share_count_sai1);
558*4882a593Smuzhiyun hws[IMX8MM_CLK_SAI2_ROOT] = imx_clk_hw_gate2_shared2("sai2_root_clk", "sai2", base + 0x4340, 0, &share_count_sai2);
559*4882a593Smuzhiyun hws[IMX8MM_CLK_SAI2_IPG] = imx_clk_hw_gate2_shared2("sai2_ipg_clk", "ipg_audio_root", base + 0x4340, 0, &share_count_sai2);
560*4882a593Smuzhiyun hws[IMX8MM_CLK_SAI3_ROOT] = imx_clk_hw_gate2_shared2("sai3_root_clk", "sai3", base + 0x4350, 0, &share_count_sai3);
561*4882a593Smuzhiyun hws[IMX8MM_CLK_SAI3_IPG] = imx_clk_hw_gate2_shared2("sai3_ipg_clk", "ipg_audio_root", base + 0x4350, 0, &share_count_sai3);
562*4882a593Smuzhiyun hws[IMX8MM_CLK_SAI4_ROOT] = imx_clk_hw_gate2_shared2("sai4_root_clk", "sai4", base + 0x4360, 0, &share_count_sai4);
563*4882a593Smuzhiyun hws[IMX8MM_CLK_SAI4_IPG] = imx_clk_hw_gate2_shared2("sai4_ipg_clk", "ipg_audio_root", base + 0x4360, 0, &share_count_sai4);
564*4882a593Smuzhiyun hws[IMX8MM_CLK_SAI5_ROOT] = imx_clk_hw_gate2_shared2("sai5_root_clk", "sai5", base + 0x4370, 0, &share_count_sai5);
565*4882a593Smuzhiyun hws[IMX8MM_CLK_SAI5_IPG] = imx_clk_hw_gate2_shared2("sai5_ipg_clk", "ipg_audio_root", base + 0x4370, 0, &share_count_sai5);
566*4882a593Smuzhiyun hws[IMX8MM_CLK_SAI6_ROOT] = imx_clk_hw_gate2_shared2("sai6_root_clk", "sai6", base + 0x4380, 0, &share_count_sai6);
567*4882a593Smuzhiyun hws[IMX8MM_CLK_SAI6_IPG] = imx_clk_hw_gate2_shared2("sai6_ipg_clk", "ipg_audio_root", base + 0x4380, 0, &share_count_sai6);
568*4882a593Smuzhiyun hws[IMX8MM_CLK_SNVS_ROOT] = imx_clk_hw_gate4("snvs_root_clk", "ipg_root", base + 0x4470, 0);
569*4882a593Smuzhiyun hws[IMX8MM_CLK_UART1_ROOT] = imx_clk_hw_gate4("uart1_root_clk", "uart1", base + 0x4490, 0);
570*4882a593Smuzhiyun hws[IMX8MM_CLK_UART2_ROOT] = imx_clk_hw_gate4("uart2_root_clk", "uart2", base + 0x44a0, 0);
571*4882a593Smuzhiyun hws[IMX8MM_CLK_UART3_ROOT] = imx_clk_hw_gate4("uart3_root_clk", "uart3", base + 0x44b0, 0);
572*4882a593Smuzhiyun hws[IMX8MM_CLK_UART4_ROOT] = imx_clk_hw_gate4("uart4_root_clk", "uart4", base + 0x44c0, 0);
573*4882a593Smuzhiyun hws[IMX8MM_CLK_USB1_CTRL_ROOT] = imx_clk_hw_gate4("usb1_ctrl_root_clk", "usb_bus", base + 0x44d0, 0);
574*4882a593Smuzhiyun hws[IMX8MM_CLK_GPU3D_ROOT] = imx_clk_hw_gate4("gpu3d_root_clk", "gpu3d_core", base + 0x44f0, 0);
575*4882a593Smuzhiyun hws[IMX8MM_CLK_USDHC1_ROOT] = imx_clk_hw_gate4("usdhc1_root_clk", "usdhc1", base + 0x4510, 0);
576*4882a593Smuzhiyun hws[IMX8MM_CLK_USDHC2_ROOT] = imx_clk_hw_gate4("usdhc2_root_clk", "usdhc2", base + 0x4520, 0);
577*4882a593Smuzhiyun hws[IMX8MM_CLK_WDOG1_ROOT] = imx_clk_hw_gate4("wdog1_root_clk", "wdog", base + 0x4530, 0);
578*4882a593Smuzhiyun hws[IMX8MM_CLK_WDOG2_ROOT] = imx_clk_hw_gate4("wdog2_root_clk", "wdog", base + 0x4540, 0);
579*4882a593Smuzhiyun hws[IMX8MM_CLK_WDOG3_ROOT] = imx_clk_hw_gate4("wdog3_root_clk", "wdog", base + 0x4550, 0);
580*4882a593Smuzhiyun hws[IMX8MM_CLK_VPU_G1_ROOT] = imx_clk_hw_gate4("vpu_g1_root_clk", "vpu_g1", base + 0x4560, 0);
581*4882a593Smuzhiyun hws[IMX8MM_CLK_GPU_BUS_ROOT] = imx_clk_hw_gate4("gpu_root_clk", "gpu_axi", base + 0x4570, 0);
582*4882a593Smuzhiyun hws[IMX8MM_CLK_VPU_H1_ROOT] = imx_clk_hw_gate4("vpu_h1_root_clk", "vpu_h1", base + 0x4590, 0);
583*4882a593Smuzhiyun hws[IMX8MM_CLK_VPU_G2_ROOT] = imx_clk_hw_gate4("vpu_g2_root_clk", "vpu_g2", base + 0x45a0, 0);
584*4882a593Smuzhiyun hws[IMX8MM_CLK_PDM_ROOT] = imx_clk_hw_gate2_shared2("pdm_root_clk", "pdm", base + 0x45b0, 0, &share_count_pdm);
585*4882a593Smuzhiyun hws[IMX8MM_CLK_PDM_IPG] = imx_clk_hw_gate2_shared2("pdm_ipg_clk", "ipg_audio_root", base + 0x45b0, 0, &share_count_pdm);
586*4882a593Smuzhiyun hws[IMX8MM_CLK_DISP_ROOT] = imx_clk_hw_gate2_shared2("disp_root_clk", "disp_dc8000", base + 0x45d0, 0, &share_count_disp);
587*4882a593Smuzhiyun hws[IMX8MM_CLK_DISP_AXI_ROOT] = imx_clk_hw_gate2_shared2("disp_axi_root_clk", "disp_axi", base + 0x45d0, 0, &share_count_disp);
588*4882a593Smuzhiyun hws[IMX8MM_CLK_DISP_APB_ROOT] = imx_clk_hw_gate2_shared2("disp_apb_root_clk", "disp_apb", base + 0x45d0, 0, &share_count_disp);
589*4882a593Smuzhiyun hws[IMX8MM_CLK_DISP_RTRM_ROOT] = imx_clk_hw_gate2_shared2("disp_rtrm_root_clk", "disp_rtrm", base + 0x45d0, 0, &share_count_disp);
590*4882a593Smuzhiyun hws[IMX8MM_CLK_USDHC3_ROOT] = imx_clk_hw_gate4("usdhc3_root_clk", "usdhc3", base + 0x45e0, 0);
591*4882a593Smuzhiyun hws[IMX8MM_CLK_TMU_ROOT] = imx_clk_hw_gate4("tmu_root_clk", "ipg_root", base + 0x4620, 0);
592*4882a593Smuzhiyun hws[IMX8MM_CLK_VPU_DEC_ROOT] = imx_clk_hw_gate4("vpu_dec_root_clk", "vpu_bus", base + 0x4630, 0);
593*4882a593Smuzhiyun hws[IMX8MM_CLK_SDMA1_ROOT] = imx_clk_hw_gate4("sdma1_clk", "ipg_root", base + 0x43a0, 0);
594*4882a593Smuzhiyun hws[IMX8MM_CLK_SDMA2_ROOT] = imx_clk_hw_gate4("sdma2_clk", "ipg_audio_root", base + 0x43b0, 0);
595*4882a593Smuzhiyun hws[IMX8MM_CLK_SDMA3_ROOT] = imx_clk_hw_gate4("sdma3_clk", "ipg_audio_root", base + 0x45f0, 0);
596*4882a593Smuzhiyun hws[IMX8MM_CLK_GPU2D_ROOT] = imx_clk_hw_gate4("gpu2d_root_clk", "gpu2d_core", base + 0x4660, 0);
597*4882a593Smuzhiyun hws[IMX8MM_CLK_CSI1_ROOT] = imx_clk_hw_gate4("csi1_root_clk", "csi1_core", base + 0x4650, 0);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun hws[IMX8MM_CLK_GPT_3M] = imx_clk_hw_fixed_factor("gpt_3m", "osc_24m", 1, 8);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun hws[IMX8MM_CLK_DRAM_ALT_ROOT] = imx_clk_hw_fixed_factor("dram_alt_root", "dram_alt", 1, 4);
602*4882a593Smuzhiyun hws[IMX8MM_CLK_DRAM_CORE] = imx_clk_hw_mux2_flags("dram_core_clk", base + 0x9800, 24, 1, imx8mm_dram_core_sels, ARRAY_SIZE(imx8mm_dram_core_sels), CLK_IS_CRITICAL);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun hws[IMX8MM_CLK_ARM] = imx_clk_hw_cpu("arm", "arm_a53_core",
605*4882a593Smuzhiyun hws[IMX8MM_CLK_A53_CORE]->clk,
606*4882a593Smuzhiyun hws[IMX8MM_CLK_A53_CORE]->clk,
607*4882a593Smuzhiyun hws[IMX8MM_ARM_PLL_OUT]->clk,
608*4882a593Smuzhiyun hws[IMX8MM_CLK_A53_DIV]->clk);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun imx_check_clk_hws(hws, IMX8MM_CLK_END);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun ret = of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_hw_data);
613*4882a593Smuzhiyun if (ret < 0) {
614*4882a593Smuzhiyun dev_err(dev, "failed to register clks for i.MX8MM\n");
615*4882a593Smuzhiyun goto unregister_hws;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun imx_register_uart_clocks(4);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun return 0;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun unregister_hws:
623*4882a593Smuzhiyun imx_unregister_hw_clocks(hws, IMX8MM_CLK_END);
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun return ret;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun static const struct of_device_id imx8mm_clk_of_match[] = {
629*4882a593Smuzhiyun { .compatible = "fsl,imx8mm-ccm" },
630*4882a593Smuzhiyun { /* Sentinel */ },
631*4882a593Smuzhiyun };
632*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, imx8mm_clk_of_match);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun static struct platform_driver imx8mm_clk_driver = {
635*4882a593Smuzhiyun .probe = imx8mm_clocks_probe,
636*4882a593Smuzhiyun .driver = {
637*4882a593Smuzhiyun .name = "imx8mm-ccm",
638*4882a593Smuzhiyun /*
639*4882a593Smuzhiyun * Disable bind attributes: clocks are not removed and
640*4882a593Smuzhiyun * reloading the driver will crash or break devices.
641*4882a593Smuzhiyun */
642*4882a593Smuzhiyun .suppress_bind_attrs = true,
643*4882a593Smuzhiyun .of_match_table = of_match_ptr(imx8mm_clk_of_match),
644*4882a593Smuzhiyun },
645*4882a593Smuzhiyun };
646*4882a593Smuzhiyun module_platform_driver(imx8mm_clk_driver);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun MODULE_AUTHOR("Bai Ping <ping.bai@nxp.com>");
649*4882a593Smuzhiyun MODULE_DESCRIPTION("NXP i.MX8MM clock driver");
650*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
651