1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2015 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <dt-bindings/clock/imx6ul-clock.h>
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/clkdev.h>
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun #include <linux/of_irq.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "clk.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun static const char *pll_bypass_src_sels[] = { "osc", "dummy", };
21*4882a593Smuzhiyun static const char *pll1_bypass_sels[] = { "pll1", "pll1_bypass_src", };
22*4882a593Smuzhiyun static const char *pll2_bypass_sels[] = { "pll2", "pll2_bypass_src", };
23*4882a593Smuzhiyun static const char *pll3_bypass_sels[] = { "pll3", "pll3_bypass_src", };
24*4882a593Smuzhiyun static const char *pll4_bypass_sels[] = { "pll4", "pll4_bypass_src", };
25*4882a593Smuzhiyun static const char *pll5_bypass_sels[] = { "pll5", "pll5_bypass_src", };
26*4882a593Smuzhiyun static const char *pll6_bypass_sels[] = { "pll6", "pll6_bypass_src", };
27*4882a593Smuzhiyun static const char *pll7_bypass_sels[] = { "pll7", "pll7_bypass_src", };
28*4882a593Smuzhiyun static const char *ca7_secondary_sels[] = { "pll2_pfd2_396m", "pll2_bus", };
29*4882a593Smuzhiyun static const char *step_sels[] = { "osc", "ca7_secondary_sel", };
30*4882a593Smuzhiyun static const char *pll1_sw_sels[] = { "pll1_sys", "step", };
31*4882a593Smuzhiyun static const char *axi_alt_sels[] = { "pll2_pfd2_396m", "pll3_pfd1_540m", };
32*4882a593Smuzhiyun static const char *axi_sels[] = {"periph", "axi_alt_sel", };
33*4882a593Smuzhiyun static const char *periph_pre_sels[] = { "pll2_bus", "pll2_pfd2_396m", "pll2_pfd0_352m", "pll2_198m", };
34*4882a593Smuzhiyun static const char *periph2_pre_sels[] = { "pll2_bus", "pll2_pfd2_396m", "pll2_pfd0_352m", "pll4_audio_div", };
35*4882a593Smuzhiyun static const char *periph_clk2_sels[] = { "pll3_usb_otg", "osc", "pll2_bypass_src", };
36*4882a593Smuzhiyun static const char *periph2_clk2_sels[] = { "pll3_usb_otg", "osc", };
37*4882a593Smuzhiyun static const char *periph_sels[] = { "periph_pre", "periph_clk2", };
38*4882a593Smuzhiyun static const char *periph2_sels[] = { "periph2_pre", "periph2_clk2", };
39*4882a593Smuzhiyun static const char *usdhc_sels[] = { "pll2_pfd2_396m", "pll2_pfd0_352m", };
40*4882a593Smuzhiyun static const char *bch_sels[] = { "pll2_pfd2_396m", "pll2_pfd0_352m", };
41*4882a593Smuzhiyun static const char *gpmi_sels[] = { "pll2_pfd2_396m", "pll2_pfd0_352m", };
42*4882a593Smuzhiyun static const char *eim_slow_sels[] = { "axi", "pll3_usb_otg", "pll2_pfd2_396m", "pll3_pfd0_720m", };
43*4882a593Smuzhiyun static const char *spdif_sels[] = { "pll4_audio_div", "pll3_pfd2_508m", "pll5_video_div", "pll3_usb_otg", };
44*4882a593Smuzhiyun static const char *sai_sels[] = { "pll3_pfd2_508m", "pll5_video_div", "pll4_audio_div", };
45*4882a593Smuzhiyun static const char *lcdif_pre_sels[] = { "pll2_bus", "pll3_pfd3_454m", "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd1_594m", "pll3_pfd1_540m", };
46*4882a593Smuzhiyun static const char *sim_pre_sels[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll3_pfd2_508m", };
47*4882a593Smuzhiyun static const char *ldb_di0_sels[] = { "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll2_pfd3_594m", "pll2_pfd1_594m", "pll3_pfd3_454m", };
48*4882a593Smuzhiyun static const char *ldb_di0_div_sels[] = { "ldb_di0_div_3_5", "ldb_di0_div_7", };
49*4882a593Smuzhiyun static const char *ldb_di1_div_sels[] = { "ldb_di1_div_3_5", "ldb_di1_div_7", };
50*4882a593Smuzhiyun static const char *qspi1_sels[] = { "pll3_usb_otg", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll2_bus", "pll3_pfd3_454m", "pll3_pfd2_508m", };
51*4882a593Smuzhiyun static const char *enfc_sels[] = { "pll2_pfd0_352m", "pll2_bus", "pll3_usb_otg", "pll2_pfd2_396m", "pll3_pfd3_454m", "dummy", "dummy", "dummy", };
52*4882a593Smuzhiyun static const char *can_sels[] = { "pll3_60m", "osc", "pll3_80m", "dummy", };
53*4882a593Smuzhiyun static const char *ecspi_sels[] = { "pll3_60m", "osc", };
54*4882a593Smuzhiyun static const char *uart_sels[] = { "pll3_80m", "osc", };
55*4882a593Smuzhiyun static const char *perclk_sels[] = { "ipg", "osc", };
56*4882a593Smuzhiyun static const char *lcdif_sels[] = { "lcdif_podf", "ipp_di0", "ipp_di1", "ldb_di0", "ldb_di1", };
57*4882a593Smuzhiyun static const char *csi_sels[] = { "osc", "pll2_pfd2_396m", "pll3_120m", "pll3_pfd1_540m", };
58*4882a593Smuzhiyun static const char *sim_sels[] = { "sim_podf", "ipp_di0", "ipp_di1", "ldb_di0", "ldb_di1", };
59*4882a593Smuzhiyun /* epdc_pre_sels, epdc_sels, esai_sels only exists on i.MX6ULL */
60*4882a593Smuzhiyun static const char *epdc_pre_sels[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll3_pfd2_508m", };
61*4882a593Smuzhiyun static const char *esai_sels[] = { "pll4_audio_div", "pll3_pfd2_508m", "pll5_video_div", "pll3_usb_otg", };
62*4882a593Smuzhiyun static const char *epdc_sels[] = { "epdc_podf", "ipp_di0", "ipp_di1", "ldb_di0", "ldb_di1", };
63*4882a593Smuzhiyun static const char *cko1_sels[] = { "dummy", "dummy", "dummy", "dummy", "dummy", "axi", "enfc", "dummy", "dummy",
64*4882a593Smuzhiyun "dummy", "lcdif_pix", "ahb", "ipg", "ipg_per", "ckil", "pll4_audio_div", };
65*4882a593Smuzhiyun static const char *cko2_sels[] = { "dummy", "dummy", "dummy", "usdhc1", "dummy", "dummy", "ecspi_root", "dummy",
66*4882a593Smuzhiyun "dummy", "dummy", "dummy", "dummy", "dummy", "dummy", "osc", "dummy",
67*4882a593Smuzhiyun "dummy", "usdhc2", "sai1", "sai2", "sai3", "dummy", "dummy", "can_root",
68*4882a593Smuzhiyun "dummy", "dummy", "dummy", "dummy", "uart_serial", "spdif", "dummy", "dummy", };
69*4882a593Smuzhiyun static const char *cko_sels[] = { "cko1", "cko2", };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static struct clk_hw **hws;
72*4882a593Smuzhiyun static struct clk_hw_onecell_data *clk_hw_data;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static const struct clk_div_table clk_enet_ref_table[] = {
75*4882a593Smuzhiyun { .val = 0, .div = 20, },
76*4882a593Smuzhiyun { .val = 1, .div = 10, },
77*4882a593Smuzhiyun { .val = 2, .div = 5, },
78*4882a593Smuzhiyun { .val = 3, .div = 4, },
79*4882a593Smuzhiyun { }
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static const struct clk_div_table post_div_table[] = {
83*4882a593Smuzhiyun { .val = 2, .div = 1, },
84*4882a593Smuzhiyun { .val = 1, .div = 2, },
85*4882a593Smuzhiyun { .val = 0, .div = 4, },
86*4882a593Smuzhiyun { }
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static const struct clk_div_table video_div_table[] = {
90*4882a593Smuzhiyun { .val = 0, .div = 1, },
91*4882a593Smuzhiyun { .val = 1, .div = 2, },
92*4882a593Smuzhiyun { .val = 2, .div = 1, },
93*4882a593Smuzhiyun { .val = 3, .div = 4, },
94*4882a593Smuzhiyun { }
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static u32 share_count_asrc;
98*4882a593Smuzhiyun static u32 share_count_audio;
99*4882a593Smuzhiyun static u32 share_count_sai1;
100*4882a593Smuzhiyun static u32 share_count_sai2;
101*4882a593Smuzhiyun static u32 share_count_sai3;
102*4882a593Smuzhiyun static u32 share_count_esai;
103*4882a593Smuzhiyun
clk_on_imx6ul(void)104*4882a593Smuzhiyun static inline int clk_on_imx6ul(void)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun return of_machine_is_compatible("fsl,imx6ul");
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
clk_on_imx6ull(void)109*4882a593Smuzhiyun static inline int clk_on_imx6ull(void)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun return of_machine_is_compatible("fsl,imx6ull");
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
imx6ul_clocks_init(struct device_node * ccm_node)114*4882a593Smuzhiyun static void __init imx6ul_clocks_init(struct device_node *ccm_node)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun struct device_node *np;
117*4882a593Smuzhiyun void __iomem *base;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun clk_hw_data = kzalloc(struct_size(clk_hw_data, hws,
120*4882a593Smuzhiyun IMX6UL_CLK_END), GFP_KERNEL);
121*4882a593Smuzhiyun if (WARN_ON(!clk_hw_data))
122*4882a593Smuzhiyun return;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun clk_hw_data->num = IMX6UL_CLK_END;
125*4882a593Smuzhiyun hws = clk_hw_data->hws;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun hws[IMX6UL_CLK_DUMMY] = imx_clk_hw_fixed("dummy", 0);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun hws[IMX6UL_CLK_CKIL] = imx_obtain_fixed_clk_hw(ccm_node, "ckil");
130*4882a593Smuzhiyun hws[IMX6UL_CLK_OSC] = imx_obtain_fixed_clk_hw(ccm_node, "osc");
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* ipp_di clock is external input */
133*4882a593Smuzhiyun hws[IMX6UL_CLK_IPP_DI0] = imx_obtain_fixed_clk_hw(ccm_node, "ipp_di0");
134*4882a593Smuzhiyun hws[IMX6UL_CLK_IPP_DI1] = imx_obtain_fixed_clk_hw(ccm_node, "ipp_di1");
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "fsl,imx6ul-anatop");
137*4882a593Smuzhiyun base = of_iomap(np, 0);
138*4882a593Smuzhiyun of_node_put(np);
139*4882a593Smuzhiyun WARN_ON(!base);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun hws[IMX6UL_PLL1_BYPASS_SRC] = imx_clk_hw_mux("pll1_bypass_src", base + 0x00, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
142*4882a593Smuzhiyun hws[IMX6UL_PLL2_BYPASS_SRC] = imx_clk_hw_mux("pll2_bypass_src", base + 0x30, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
143*4882a593Smuzhiyun hws[IMX6UL_PLL3_BYPASS_SRC] = imx_clk_hw_mux("pll3_bypass_src", base + 0x10, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
144*4882a593Smuzhiyun hws[IMX6UL_PLL4_BYPASS_SRC] = imx_clk_hw_mux("pll4_bypass_src", base + 0x70, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
145*4882a593Smuzhiyun hws[IMX6UL_PLL5_BYPASS_SRC] = imx_clk_hw_mux("pll5_bypass_src", base + 0xa0, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
146*4882a593Smuzhiyun hws[IMX6UL_PLL6_BYPASS_SRC] = imx_clk_hw_mux("pll6_bypass_src", base + 0xe0, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
147*4882a593Smuzhiyun hws[IMX6UL_PLL7_BYPASS_SRC] = imx_clk_hw_mux("pll7_bypass_src", base + 0x20, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels));
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL1] = imx_clk_hw_pllv3(IMX_PLLV3_SYS, "pll1", "osc", base + 0x00, 0x7f);
150*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL2] = imx_clk_hw_pllv3(IMX_PLLV3_GENERIC, "pll2", "osc", base + 0x30, 0x1);
151*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL3] = imx_clk_hw_pllv3(IMX_PLLV3_USB, "pll3", "osc", base + 0x10, 0x3);
152*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL4] = imx_clk_hw_pllv3(IMX_PLLV3_AV, "pll4", "osc", base + 0x70, 0x7f);
153*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL5] = imx_clk_hw_pllv3(IMX_PLLV3_AV, "pll5", "osc", base + 0xa0, 0x7f);
154*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL6] = imx_clk_hw_pllv3(IMX_PLLV3_ENET, "pll6", "osc", base + 0xe0, 0x3);
155*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL7] = imx_clk_hw_pllv3(IMX_PLLV3_USB, "pll7", "osc", base + 0x20, 0x3);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun hws[IMX6UL_PLL1_BYPASS] = imx_clk_hw_mux_flags("pll1_bypass", base + 0x00, 16, 1, pll1_bypass_sels, ARRAY_SIZE(pll1_bypass_sels), CLK_SET_RATE_PARENT);
158*4882a593Smuzhiyun hws[IMX6UL_PLL2_BYPASS] = imx_clk_hw_mux_flags("pll2_bypass", base + 0x30, 16, 1, pll2_bypass_sels, ARRAY_SIZE(pll2_bypass_sels), CLK_SET_RATE_PARENT);
159*4882a593Smuzhiyun hws[IMX6UL_PLL3_BYPASS] = imx_clk_hw_mux_flags("pll3_bypass", base + 0x10, 16, 1, pll3_bypass_sels, ARRAY_SIZE(pll3_bypass_sels), CLK_SET_RATE_PARENT);
160*4882a593Smuzhiyun hws[IMX6UL_PLL4_BYPASS] = imx_clk_hw_mux_flags("pll4_bypass", base + 0x70, 16, 1, pll4_bypass_sels, ARRAY_SIZE(pll4_bypass_sels), CLK_SET_RATE_PARENT);
161*4882a593Smuzhiyun hws[IMX6UL_PLL5_BYPASS] = imx_clk_hw_mux_flags("pll5_bypass", base + 0xa0, 16, 1, pll5_bypass_sels, ARRAY_SIZE(pll5_bypass_sels), CLK_SET_RATE_PARENT);
162*4882a593Smuzhiyun hws[IMX6UL_PLL6_BYPASS] = imx_clk_hw_mux_flags("pll6_bypass", base + 0xe0, 16, 1, pll6_bypass_sels, ARRAY_SIZE(pll6_bypass_sels), CLK_SET_RATE_PARENT);
163*4882a593Smuzhiyun hws[IMX6UL_PLL7_BYPASS] = imx_clk_hw_mux_flags("pll7_bypass", base + 0x20, 16, 1, pll7_bypass_sels, ARRAY_SIZE(pll7_bypass_sels), CLK_SET_RATE_PARENT);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* Do not bypass PLLs initially */
166*4882a593Smuzhiyun clk_set_parent(hws[IMX6UL_PLL1_BYPASS]->clk, hws[IMX6UL_CLK_PLL1]->clk);
167*4882a593Smuzhiyun clk_set_parent(hws[IMX6UL_PLL2_BYPASS]->clk, hws[IMX6UL_CLK_PLL2]->clk);
168*4882a593Smuzhiyun clk_set_parent(hws[IMX6UL_PLL3_BYPASS]->clk, hws[IMX6UL_CLK_PLL3]->clk);
169*4882a593Smuzhiyun clk_set_parent(hws[IMX6UL_PLL4_BYPASS]->clk, hws[IMX6UL_CLK_PLL4]->clk);
170*4882a593Smuzhiyun clk_set_parent(hws[IMX6UL_PLL5_BYPASS]->clk, hws[IMX6UL_CLK_PLL5]->clk);
171*4882a593Smuzhiyun clk_set_parent(hws[IMX6UL_PLL6_BYPASS]->clk, hws[IMX6UL_CLK_PLL6]->clk);
172*4882a593Smuzhiyun clk_set_parent(hws[IMX6UL_PLL7_BYPASS]->clk, hws[IMX6UL_CLK_PLL7]->clk);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL1_SYS] = imx_clk_hw_fixed_factor("pll1_sys", "pll1_bypass", 1, 1);
175*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL2_BUS] = imx_clk_hw_gate("pll2_bus", "pll2_bypass", base + 0x30, 13);
176*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL3_USB_OTG] = imx_clk_hw_gate("pll3_usb_otg", "pll3_bypass", base + 0x10, 13);
177*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL4_AUDIO] = imx_clk_hw_gate("pll4_audio", "pll4_bypass", base + 0x70, 13);
178*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL5_VIDEO] = imx_clk_hw_gate("pll5_video", "pll5_bypass", base + 0xa0, 13);
179*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL6_ENET] = imx_clk_hw_gate("pll6_enet", "pll6_bypass", base + 0xe0, 13);
180*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL7_USB_HOST] = imx_clk_hw_gate("pll7_usb_host", "pll7_bypass", base + 0x20, 13);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /*
183*4882a593Smuzhiyun * Bit 20 is the reserved and read-only bit, we do this only for:
184*4882a593Smuzhiyun * - Do nothing for usbphy clk_enable/disable
185*4882a593Smuzhiyun * - Keep refcount when do usbphy clk_enable/disable, in that case,
186*4882a593Smuzhiyun * the clk framework many need to enable/disable usbphy's parent
187*4882a593Smuzhiyun */
188*4882a593Smuzhiyun hws[IMX6UL_CLK_USBPHY1] = imx_clk_hw_gate("usbphy1", "pll3_usb_otg", base + 0x10, 20);
189*4882a593Smuzhiyun hws[IMX6UL_CLK_USBPHY2] = imx_clk_hw_gate("usbphy2", "pll7_usb_host", base + 0x20, 20);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /*
192*4882a593Smuzhiyun * usbphy*_gate needs to be on after system boots up, and software
193*4882a593Smuzhiyun * never needs to control it anymore.
194*4882a593Smuzhiyun */
195*4882a593Smuzhiyun hws[IMX6UL_CLK_USBPHY1_GATE] = imx_clk_hw_gate("usbphy1_gate", "dummy", base + 0x10, 6);
196*4882a593Smuzhiyun hws[IMX6UL_CLK_USBPHY2_GATE] = imx_clk_hw_gate("usbphy2_gate", "dummy", base + 0x20, 6);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* name parent_name reg idx */
199*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL2_PFD0] = imx_clk_hw_pfd("pll2_pfd0_352m", "pll2_bus", base + 0x100, 0);
200*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL2_PFD1] = imx_clk_hw_pfd("pll2_pfd1_594m", "pll2_bus", base + 0x100, 1);
201*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL2_PFD2] = imx_clk_hw_pfd("pll2_pfd2_396m", "pll2_bus", base + 0x100, 2);
202*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL2_PFD3] = imx_clk_hw_pfd("pll2_pfd3_594m", "pll2_bus", base + 0x100, 3);
203*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL3_PFD0] = imx_clk_hw_pfd("pll3_pfd0_720m", "pll3_usb_otg", base + 0xf0, 0);
204*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL3_PFD1] = imx_clk_hw_pfd("pll3_pfd1_540m", "pll3_usb_otg", base + 0xf0, 1);
205*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL3_PFD2] = imx_clk_hw_pfd("pll3_pfd2_508m", "pll3_usb_otg", base + 0xf0, 2);
206*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL3_PFD3] = imx_clk_hw_pfd("pll3_pfd3_454m", "pll3_usb_otg", base + 0xf0, 3);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun hws[IMX6UL_CLK_ENET_REF] = clk_hw_register_divider_table(NULL, "enet_ref", "pll6_enet", 0,
209*4882a593Smuzhiyun base + 0xe0, 0, 2, 0, clk_enet_ref_table, &imx_ccm_lock);
210*4882a593Smuzhiyun hws[IMX6UL_CLK_ENET2_REF] = clk_hw_register_divider_table(NULL, "enet2_ref", "pll6_enet", 0,
211*4882a593Smuzhiyun base + 0xe0, 2, 2, 0, clk_enet_ref_table, &imx_ccm_lock);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun hws[IMX6UL_CLK_ENET2_REF_125M] = imx_clk_hw_gate("enet_ref_125m", "enet2_ref", base + 0xe0, 20);
214*4882a593Smuzhiyun hws[IMX6UL_CLK_ENET_PTP_REF] = imx_clk_hw_fixed_factor("enet_ptp_ref", "pll6_enet", 1, 20);
215*4882a593Smuzhiyun hws[IMX6UL_CLK_ENET_PTP] = imx_clk_hw_gate("enet_ptp", "enet_ptp_ref", base + 0xe0, 21);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL4_POST_DIV] = clk_hw_register_divider_table(NULL, "pll4_post_div", "pll4_audio",
218*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0x70, 19, 2, 0, post_div_table, &imx_ccm_lock);
219*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL4_AUDIO_DIV] = clk_hw_register_divider(NULL, "pll4_audio_div", "pll4_post_div",
220*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0x170, 15, 1, 0, &imx_ccm_lock);
221*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL5_POST_DIV] = clk_hw_register_divider_table(NULL, "pll5_post_div", "pll5_video",
222*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0xa0, 19, 2, 0, post_div_table, &imx_ccm_lock);
223*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL5_VIDEO_DIV] = clk_hw_register_divider_table(NULL, "pll5_video_div", "pll5_post_div",
224*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0x170, 30, 2, 0, video_div_table, &imx_ccm_lock);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* name parent_name mult div */
227*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL2_198M] = imx_clk_hw_fixed_factor("pll2_198m", "pll2_pfd2_396m", 1, 2);
228*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL3_80M] = imx_clk_hw_fixed_factor("pll3_80m", "pll3_usb_otg", 1, 6);
229*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL3_60M] = imx_clk_hw_fixed_factor("pll3_60m", "pll3_usb_otg", 1, 8);
230*4882a593Smuzhiyun hws[IMX6UL_CLK_GPT_3M] = imx_clk_hw_fixed_factor("gpt_3m", "osc", 1, 8);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun np = ccm_node;
233*4882a593Smuzhiyun base = of_iomap(np, 0);
234*4882a593Smuzhiyun WARN_ON(!base);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun hws[IMX6UL_CA7_SECONDARY_SEL] = imx_clk_hw_mux("ca7_secondary_sel", base + 0xc, 3, 1, ca7_secondary_sels, ARRAY_SIZE(ca7_secondary_sels));
237*4882a593Smuzhiyun hws[IMX6UL_CLK_STEP] = imx_clk_hw_mux("step", base + 0x0c, 8, 1, step_sels, ARRAY_SIZE(step_sels));
238*4882a593Smuzhiyun hws[IMX6UL_CLK_PLL1_SW] = imx_clk_hw_mux_flags("pll1_sw", base + 0x0c, 2, 1, pll1_sw_sels, ARRAY_SIZE(pll1_sw_sels), 0);
239*4882a593Smuzhiyun hws[IMX6UL_CLK_AXI_ALT_SEL] = imx_clk_hw_mux("axi_alt_sel", base + 0x14, 7, 1, axi_alt_sels, ARRAY_SIZE(axi_alt_sels));
240*4882a593Smuzhiyun hws[IMX6UL_CLK_AXI_SEL] = imx_clk_hw_mux_flags("axi_sel", base + 0x14, 6, 1, axi_sels, ARRAY_SIZE(axi_sels), 0);
241*4882a593Smuzhiyun hws[IMX6UL_CLK_PERIPH_PRE] = imx_clk_hw_mux("periph_pre", base + 0x18, 18, 2, periph_pre_sels, ARRAY_SIZE(periph_pre_sels));
242*4882a593Smuzhiyun hws[IMX6UL_CLK_PERIPH2_PRE] = imx_clk_hw_mux("periph2_pre", base + 0x18, 21, 2, periph2_pre_sels, ARRAY_SIZE(periph2_pre_sels));
243*4882a593Smuzhiyun hws[IMX6UL_CLK_PERIPH_CLK2_SEL] = imx_clk_hw_mux("periph_clk2_sel", base + 0x18, 12, 2, periph_clk2_sels, ARRAY_SIZE(periph_clk2_sels));
244*4882a593Smuzhiyun hws[IMX6UL_CLK_PERIPH2_CLK2_SEL] = imx_clk_hw_mux("periph2_clk2_sel", base + 0x18, 20, 1, periph2_clk2_sels, ARRAY_SIZE(periph2_clk2_sels));
245*4882a593Smuzhiyun hws[IMX6UL_CLK_EIM_SLOW_SEL] = imx_clk_hw_mux("eim_slow_sel", base + 0x1c, 29, 2, eim_slow_sels, ARRAY_SIZE(eim_slow_sels));
246*4882a593Smuzhiyun hws[IMX6UL_CLK_GPMI_SEL] = imx_clk_hw_mux("gpmi_sel", base + 0x1c, 19, 1, gpmi_sels, ARRAY_SIZE(gpmi_sels));
247*4882a593Smuzhiyun hws[IMX6UL_CLK_BCH_SEL] = imx_clk_hw_mux("bch_sel", base + 0x1c, 18, 1, bch_sels, ARRAY_SIZE(bch_sels));
248*4882a593Smuzhiyun hws[IMX6UL_CLK_USDHC2_SEL] = imx_clk_hw_mux("usdhc2_sel", base + 0x1c, 17, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels));
249*4882a593Smuzhiyun hws[IMX6UL_CLK_USDHC1_SEL] = imx_clk_hw_mux("usdhc1_sel", base + 0x1c, 16, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels));
250*4882a593Smuzhiyun hws[IMX6UL_CLK_SAI3_SEL] = imx_clk_hw_mux("sai3_sel", base + 0x1c, 14, 2, sai_sels, ARRAY_SIZE(sai_sels));
251*4882a593Smuzhiyun hws[IMX6UL_CLK_SAI2_SEL] = imx_clk_hw_mux("sai2_sel", base + 0x1c, 12, 2, sai_sels, ARRAY_SIZE(sai_sels));
252*4882a593Smuzhiyun hws[IMX6UL_CLK_SAI1_SEL] = imx_clk_hw_mux("sai1_sel", base + 0x1c, 10, 2, sai_sels, ARRAY_SIZE(sai_sels));
253*4882a593Smuzhiyun hws[IMX6UL_CLK_QSPI1_SEL] = imx_clk_hw_mux("qspi1_sel", base + 0x1c, 7, 3, qspi1_sels, ARRAY_SIZE(qspi1_sels));
254*4882a593Smuzhiyun hws[IMX6UL_CLK_PERCLK_SEL] = imx_clk_hw_mux("perclk_sel", base + 0x1c, 6, 1, perclk_sels, ARRAY_SIZE(perclk_sels));
255*4882a593Smuzhiyun hws[IMX6UL_CLK_CAN_SEL] = imx_clk_hw_mux("can_sel", base + 0x20, 8, 2, can_sels, ARRAY_SIZE(can_sels));
256*4882a593Smuzhiyun if (clk_on_imx6ull())
257*4882a593Smuzhiyun hws[IMX6ULL_CLK_ESAI_SEL] = imx_clk_hw_mux("esai_sel", base + 0x20, 19, 2, esai_sels, ARRAY_SIZE(esai_sels));
258*4882a593Smuzhiyun hws[IMX6UL_CLK_UART_SEL] = imx_clk_hw_mux("uart_sel", base + 0x24, 6, 1, uart_sels, ARRAY_SIZE(uart_sels));
259*4882a593Smuzhiyun hws[IMX6UL_CLK_ENFC_SEL] = imx_clk_hw_mux("enfc_sel", base + 0x2c, 15, 3, enfc_sels, ARRAY_SIZE(enfc_sels));
260*4882a593Smuzhiyun hws[IMX6UL_CLK_LDB_DI0_SEL] = imx_clk_hw_mux("ldb_di0_sel", base + 0x2c, 9, 3, ldb_di0_sels, ARRAY_SIZE(ldb_di0_sels));
261*4882a593Smuzhiyun hws[IMX6UL_CLK_SPDIF_SEL] = imx_clk_hw_mux("spdif_sel", base + 0x30, 20, 2, spdif_sels, ARRAY_SIZE(spdif_sels));
262*4882a593Smuzhiyun if (clk_on_imx6ul()) {
263*4882a593Smuzhiyun hws[IMX6UL_CLK_SIM_PRE_SEL] = imx_clk_hw_mux("sim_pre_sel", base + 0x34, 15, 3, sim_pre_sels, ARRAY_SIZE(sim_pre_sels));
264*4882a593Smuzhiyun hws[IMX6UL_CLK_SIM_SEL] = imx_clk_hw_mux("sim_sel", base + 0x34, 9, 3, sim_sels, ARRAY_SIZE(sim_sels));
265*4882a593Smuzhiyun } else if (clk_on_imx6ull()) {
266*4882a593Smuzhiyun hws[IMX6ULL_CLK_EPDC_PRE_SEL] = imx_clk_hw_mux("epdc_pre_sel", base + 0x34, 15, 3, epdc_pre_sels, ARRAY_SIZE(epdc_pre_sels));
267*4882a593Smuzhiyun hws[IMX6ULL_CLK_EPDC_SEL] = imx_clk_hw_mux("epdc_sel", base + 0x34, 9, 3, epdc_sels, ARRAY_SIZE(epdc_sels));
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun hws[IMX6UL_CLK_ECSPI_SEL] = imx_clk_hw_mux("ecspi_sel", base + 0x38, 18, 1, ecspi_sels, ARRAY_SIZE(ecspi_sels));
270*4882a593Smuzhiyun hws[IMX6UL_CLK_LCDIF_PRE_SEL] = imx_clk_hw_mux_flags("lcdif_pre_sel", base + 0x38, 15, 3, lcdif_pre_sels, ARRAY_SIZE(lcdif_pre_sels), CLK_SET_RATE_PARENT);
271*4882a593Smuzhiyun hws[IMX6UL_CLK_LCDIF_SEL] = imx_clk_hw_mux("lcdif_sel", base + 0x38, 9, 3, lcdif_sels, ARRAY_SIZE(lcdif_sels));
272*4882a593Smuzhiyun hws[IMX6UL_CLK_CSI_SEL] = imx_clk_hw_mux("csi_sel", base + 0x3c, 9, 2, csi_sels, ARRAY_SIZE(csi_sels));
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun hws[IMX6UL_CLK_LDB_DI0_DIV_SEL] = imx_clk_hw_mux("ldb_di0", base + 0x20, 10, 1, ldb_di0_div_sels, ARRAY_SIZE(ldb_di0_div_sels));
275*4882a593Smuzhiyun hws[IMX6UL_CLK_LDB_DI1_DIV_SEL] = imx_clk_hw_mux("ldb_di1", base + 0x20, 11, 1, ldb_di1_div_sels, ARRAY_SIZE(ldb_di1_div_sels));
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun hws[IMX6UL_CLK_CKO1_SEL] = imx_clk_hw_mux("cko1_sel", base + 0x60, 0, 4, cko1_sels, ARRAY_SIZE(cko1_sels));
278*4882a593Smuzhiyun hws[IMX6UL_CLK_CKO2_SEL] = imx_clk_hw_mux("cko2_sel", base + 0x60, 16, 5, cko2_sels, ARRAY_SIZE(cko2_sels));
279*4882a593Smuzhiyun hws[IMX6UL_CLK_CKO] = imx_clk_hw_mux("cko", base + 0x60, 8, 1, cko_sels, ARRAY_SIZE(cko_sels));
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun hws[IMX6UL_CLK_LDB_DI0_DIV_3_5] = imx_clk_hw_fixed_factor("ldb_di0_div_3_5", "ldb_di0_sel", 2, 7);
282*4882a593Smuzhiyun hws[IMX6UL_CLK_LDB_DI0_DIV_7] = imx_clk_hw_fixed_factor("ldb_di0_div_7", "ldb_di0_sel", 1, 7);
283*4882a593Smuzhiyun hws[IMX6UL_CLK_LDB_DI1_DIV_3_5] = imx_clk_hw_fixed_factor("ldb_di1_div_3_5", "qspi1_sel", 2, 7);
284*4882a593Smuzhiyun hws[IMX6UL_CLK_LDB_DI1_DIV_7] = imx_clk_hw_fixed_factor("ldb_di1_div_7", "qspi1_sel", 1, 7);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun hws[IMX6UL_CLK_PERIPH] = imx_clk_hw_busy_mux("periph", base + 0x14, 25, 1, base + 0x48, 5, periph_sels, ARRAY_SIZE(periph_sels));
287*4882a593Smuzhiyun hws[IMX6UL_CLK_PERIPH2] = imx_clk_hw_busy_mux("periph2", base + 0x14, 26, 1, base + 0x48, 3, periph2_sels, ARRAY_SIZE(periph2_sels));
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun hws[IMX6UL_CLK_PERIPH_CLK2] = imx_clk_hw_divider("periph_clk2", "periph_clk2_sel", base + 0x14, 27, 3);
290*4882a593Smuzhiyun hws[IMX6UL_CLK_PERIPH2_CLK2] = imx_clk_hw_divider("periph2_clk2", "periph2_clk2_sel", base + 0x14, 0, 3);
291*4882a593Smuzhiyun hws[IMX6UL_CLK_IPG] = imx_clk_hw_divider("ipg", "ahb", base + 0x14, 8, 2);
292*4882a593Smuzhiyun hws[IMX6UL_CLK_LCDIF_PODF] = imx_clk_hw_divider("lcdif_podf", "lcdif_pred", base + 0x18, 23, 3);
293*4882a593Smuzhiyun hws[IMX6UL_CLK_QSPI1_PDOF] = imx_clk_hw_divider("qspi1_podf", "qspi1_sel", base + 0x1c, 26, 3);
294*4882a593Smuzhiyun hws[IMX6UL_CLK_EIM_SLOW_PODF] = imx_clk_hw_divider("eim_slow_podf", "eim_slow_sel", base + 0x1c, 23, 3);
295*4882a593Smuzhiyun hws[IMX6UL_CLK_PERCLK] = imx_clk_hw_divider("perclk", "perclk_sel", base + 0x1c, 0, 6);
296*4882a593Smuzhiyun hws[IMX6UL_CLK_CAN_PODF] = imx_clk_hw_divider("can_podf", "can_sel", base + 0x20, 2, 6);
297*4882a593Smuzhiyun hws[IMX6UL_CLK_GPMI_PODF] = imx_clk_hw_divider("gpmi_podf", "gpmi_sel", base + 0x24, 22, 3);
298*4882a593Smuzhiyun hws[IMX6UL_CLK_BCH_PODF] = imx_clk_hw_divider("bch_podf", "bch_sel", base + 0x24, 19, 3);
299*4882a593Smuzhiyun hws[IMX6UL_CLK_USDHC2_PODF] = imx_clk_hw_divider("usdhc2_podf", "usdhc2_sel", base + 0x24, 16, 3);
300*4882a593Smuzhiyun hws[IMX6UL_CLK_USDHC1_PODF] = imx_clk_hw_divider("usdhc1_podf", "usdhc1_sel", base + 0x24, 11, 3);
301*4882a593Smuzhiyun hws[IMX6UL_CLK_UART_PODF] = imx_clk_hw_divider("uart_podf", "uart_sel", base + 0x24, 0, 6);
302*4882a593Smuzhiyun hws[IMX6UL_CLK_SAI3_PRED] = imx_clk_hw_divider("sai3_pred", "sai3_sel", base + 0x28, 22, 3);
303*4882a593Smuzhiyun hws[IMX6UL_CLK_SAI3_PODF] = imx_clk_hw_divider("sai3_podf", "sai3_pred", base + 0x28, 16, 6);
304*4882a593Smuzhiyun hws[IMX6UL_CLK_SAI1_PRED] = imx_clk_hw_divider("sai1_pred", "sai1_sel", base + 0x28, 6, 3);
305*4882a593Smuzhiyun hws[IMX6UL_CLK_SAI1_PODF] = imx_clk_hw_divider("sai1_podf", "sai1_pred", base + 0x28, 0, 6);
306*4882a593Smuzhiyun if (clk_on_imx6ull()) {
307*4882a593Smuzhiyun hws[IMX6ULL_CLK_ESAI_PRED] = imx_clk_hw_divider("esai_pred", "esai_sel", base + 0x28, 9, 3);
308*4882a593Smuzhiyun hws[IMX6ULL_CLK_ESAI_PODF] = imx_clk_hw_divider("esai_podf", "esai_pred", base + 0x28, 25, 3);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun hws[IMX6UL_CLK_ENFC_PRED] = imx_clk_hw_divider("enfc_pred", "enfc_sel", base + 0x2c, 18, 3);
311*4882a593Smuzhiyun hws[IMX6UL_CLK_ENFC_PODF] = imx_clk_hw_divider("enfc_podf", "enfc_pred", base + 0x2c, 21, 6);
312*4882a593Smuzhiyun hws[IMX6UL_CLK_SAI2_PRED] = imx_clk_hw_divider("sai2_pred", "sai2_sel", base + 0x2c, 6, 3);
313*4882a593Smuzhiyun hws[IMX6UL_CLK_SAI2_PODF] = imx_clk_hw_divider("sai2_podf", "sai2_pred", base + 0x2c, 0, 6);
314*4882a593Smuzhiyun hws[IMX6UL_CLK_SPDIF_PRED] = imx_clk_hw_divider("spdif_pred", "spdif_sel", base + 0x30, 25, 3);
315*4882a593Smuzhiyun hws[IMX6UL_CLK_SPDIF_PODF] = imx_clk_hw_divider("spdif_podf", "spdif_pred", base + 0x30, 22, 3);
316*4882a593Smuzhiyun if (clk_on_imx6ul())
317*4882a593Smuzhiyun hws[IMX6UL_CLK_SIM_PODF] = imx_clk_hw_divider("sim_podf", "sim_pre_sel", base + 0x34, 12, 3);
318*4882a593Smuzhiyun else if (clk_on_imx6ull())
319*4882a593Smuzhiyun hws[IMX6ULL_CLK_EPDC_PODF] = imx_clk_hw_divider("epdc_podf", "epdc_pre_sel", base + 0x34, 12, 3);
320*4882a593Smuzhiyun hws[IMX6UL_CLK_ECSPI_PODF] = imx_clk_hw_divider("ecspi_podf", "ecspi_sel", base + 0x38, 19, 6);
321*4882a593Smuzhiyun hws[IMX6UL_CLK_LCDIF_PRED] = imx_clk_hw_divider("lcdif_pred", "lcdif_pre_sel", base + 0x38, 12, 3);
322*4882a593Smuzhiyun hws[IMX6UL_CLK_CSI_PODF] = imx_clk_hw_divider("csi_podf", "csi_sel", base + 0x3c, 11, 3);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun hws[IMX6UL_CLK_CKO1_PODF] = imx_clk_hw_divider("cko1_podf", "cko1_sel", base + 0x60, 4, 3);
325*4882a593Smuzhiyun hws[IMX6UL_CLK_CKO2_PODF] = imx_clk_hw_divider("cko2_podf", "cko2_sel", base + 0x60, 21, 3);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun hws[IMX6UL_CLK_ARM] = imx_clk_hw_busy_divider("arm", "pll1_sw", base + 0x10, 0, 3, base + 0x48, 16);
328*4882a593Smuzhiyun hws[IMX6UL_CLK_MMDC_PODF] = imx_clk_hw_busy_divider("mmdc_podf", "periph2", base + 0x14, 3, 3, base + 0x48, 2);
329*4882a593Smuzhiyun hws[IMX6UL_CLK_AXI_PODF] = imx_clk_hw_busy_divider("axi_podf", "axi_sel", base + 0x14, 16, 3, base + 0x48, 0);
330*4882a593Smuzhiyun hws[IMX6UL_CLK_AHB] = imx_clk_hw_busy_divider("ahb", "periph", base + 0x14, 10, 3, base + 0x48, 1);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* CCGR0 */
333*4882a593Smuzhiyun hws[IMX6UL_CLK_AIPSTZ1] = imx_clk_hw_gate2_flags("aips_tz1", "ahb", base + 0x68, 0, CLK_IS_CRITICAL);
334*4882a593Smuzhiyun hws[IMX6UL_CLK_AIPSTZ2] = imx_clk_hw_gate2_flags("aips_tz2", "ahb", base + 0x68, 2, CLK_IS_CRITICAL);
335*4882a593Smuzhiyun hws[IMX6UL_CLK_APBHDMA] = imx_clk_hw_gate2("apbh_dma", "bch_podf", base + 0x68, 4);
336*4882a593Smuzhiyun hws[IMX6UL_CLK_ASRC_IPG] = imx_clk_hw_gate2_shared("asrc_ipg", "ahb", base + 0x68, 6, &share_count_asrc);
337*4882a593Smuzhiyun hws[IMX6UL_CLK_ASRC_MEM] = imx_clk_hw_gate2_shared("asrc_mem", "ahb", base + 0x68, 6, &share_count_asrc);
338*4882a593Smuzhiyun if (clk_on_imx6ul()) {
339*4882a593Smuzhiyun hws[IMX6UL_CLK_CAAM_MEM] = imx_clk_hw_gate2("caam_mem", "ahb", base + 0x68, 8);
340*4882a593Smuzhiyun hws[IMX6UL_CLK_CAAM_ACLK] = imx_clk_hw_gate2("caam_aclk", "ahb", base + 0x68, 10);
341*4882a593Smuzhiyun hws[IMX6UL_CLK_CAAM_IPG] = imx_clk_hw_gate2("caam_ipg", "ipg", base + 0x68, 12);
342*4882a593Smuzhiyun } else if (clk_on_imx6ull()) {
343*4882a593Smuzhiyun hws[IMX6ULL_CLK_DCP_CLK] = imx_clk_hw_gate2("dcp", "ahb", base + 0x68, 10);
344*4882a593Smuzhiyun hws[IMX6UL_CLK_ENET] = imx_clk_hw_gate2("enet", "ipg", base + 0x68, 12);
345*4882a593Smuzhiyun hws[IMX6UL_CLK_ENET_AHB] = imx_clk_hw_gate2("enet_ahb", "ahb", base + 0x68, 12);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun hws[IMX6UL_CLK_CAN1_IPG] = imx_clk_hw_gate2("can1_ipg", "ipg", base + 0x68, 14);
348*4882a593Smuzhiyun hws[IMX6UL_CLK_CAN1_SERIAL] = imx_clk_hw_gate2("can1_serial", "can_podf", base + 0x68, 16);
349*4882a593Smuzhiyun hws[IMX6UL_CLK_CAN2_IPG] = imx_clk_hw_gate2("can2_ipg", "ipg", base + 0x68, 18);
350*4882a593Smuzhiyun hws[IMX6UL_CLK_CAN2_SERIAL] = imx_clk_hw_gate2("can2_serial", "can_podf", base + 0x68, 20);
351*4882a593Smuzhiyun hws[IMX6UL_CLK_GPT2_BUS] = imx_clk_hw_gate2("gpt2_bus", "perclk", base + 0x68, 24);
352*4882a593Smuzhiyun hws[IMX6UL_CLK_GPT2_SERIAL] = imx_clk_hw_gate2("gpt2_serial", "perclk", base + 0x68, 26);
353*4882a593Smuzhiyun hws[IMX6UL_CLK_UART2_IPG] = imx_clk_hw_gate2("uart2_ipg", "ipg", base + 0x68, 28);
354*4882a593Smuzhiyun hws[IMX6UL_CLK_UART2_SERIAL] = imx_clk_hw_gate2("uart2_serial", "uart_podf", base + 0x68, 28);
355*4882a593Smuzhiyun if (clk_on_imx6ull())
356*4882a593Smuzhiyun hws[IMX6UL_CLK_AIPSTZ3] = imx_clk_hw_gate2("aips_tz3", "ahb", base + 0x80, 18);
357*4882a593Smuzhiyun hws[IMX6UL_CLK_GPIO2] = imx_clk_hw_gate2("gpio2", "ipg", base + 0x68, 30);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /* CCGR1 */
360*4882a593Smuzhiyun hws[IMX6UL_CLK_ECSPI1] = imx_clk_hw_gate2("ecspi1", "ecspi_podf", base + 0x6c, 0);
361*4882a593Smuzhiyun hws[IMX6UL_CLK_ECSPI2] = imx_clk_hw_gate2("ecspi2", "ecspi_podf", base + 0x6c, 2);
362*4882a593Smuzhiyun hws[IMX6UL_CLK_ECSPI3] = imx_clk_hw_gate2("ecspi3", "ecspi_podf", base + 0x6c, 4);
363*4882a593Smuzhiyun hws[IMX6UL_CLK_ECSPI4] = imx_clk_hw_gate2("ecspi4", "ecspi_podf", base + 0x6c, 6);
364*4882a593Smuzhiyun hws[IMX6UL_CLK_ADC2] = imx_clk_hw_gate2("adc2", "ipg", base + 0x6c, 8);
365*4882a593Smuzhiyun hws[IMX6UL_CLK_UART3_IPG] = imx_clk_hw_gate2("uart3_ipg", "ipg", base + 0x6c, 10);
366*4882a593Smuzhiyun hws[IMX6UL_CLK_UART3_SERIAL] = imx_clk_hw_gate2("uart3_serial", "uart_podf", base + 0x6c, 10);
367*4882a593Smuzhiyun hws[IMX6UL_CLK_EPIT1] = imx_clk_hw_gate2("epit1", "perclk", base + 0x6c, 12);
368*4882a593Smuzhiyun hws[IMX6UL_CLK_EPIT2] = imx_clk_hw_gate2("epit2", "perclk", base + 0x6c, 14);
369*4882a593Smuzhiyun hws[IMX6UL_CLK_ADC1] = imx_clk_hw_gate2("adc1", "ipg", base + 0x6c, 16);
370*4882a593Smuzhiyun hws[IMX6UL_CLK_GPT1_BUS] = imx_clk_hw_gate2("gpt1_bus", "perclk", base + 0x6c, 20);
371*4882a593Smuzhiyun hws[IMX6UL_CLK_GPT1_SERIAL] = imx_clk_hw_gate2("gpt1_serial", "perclk", base + 0x6c, 22);
372*4882a593Smuzhiyun hws[IMX6UL_CLK_UART4_IPG] = imx_clk_hw_gate2("uart4_ipg", "ipg", base + 0x6c, 24);
373*4882a593Smuzhiyun hws[IMX6UL_CLK_UART4_SERIAL] = imx_clk_hw_gate2("uart4_serial", "uart_podf", base + 0x6c, 24);
374*4882a593Smuzhiyun hws[IMX6UL_CLK_GPIO1] = imx_clk_hw_gate2("gpio1", "ipg", base + 0x6c, 26);
375*4882a593Smuzhiyun hws[IMX6UL_CLK_GPIO5] = imx_clk_hw_gate2("gpio5", "ipg", base + 0x6c, 30);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* CCGR2 */
378*4882a593Smuzhiyun if (clk_on_imx6ull()) {
379*4882a593Smuzhiyun hws[IMX6ULL_CLK_ESAI_EXTAL] = imx_clk_hw_gate2_shared("esai_extal", "esai_podf", base + 0x70, 0, &share_count_esai);
380*4882a593Smuzhiyun hws[IMX6ULL_CLK_ESAI_IPG] = imx_clk_hw_gate2_shared("esai_ipg", "ahb", base + 0x70, 0, &share_count_esai);
381*4882a593Smuzhiyun hws[IMX6ULL_CLK_ESAI_MEM] = imx_clk_hw_gate2_shared("esai_mem", "ahb", base + 0x70, 0, &share_count_esai);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun hws[IMX6UL_CLK_CSI] = imx_clk_hw_gate2("csi", "csi_podf", base + 0x70, 2);
384*4882a593Smuzhiyun hws[IMX6UL_CLK_I2C1] = imx_clk_hw_gate2("i2c1", "perclk", base + 0x70, 6);
385*4882a593Smuzhiyun hws[IMX6UL_CLK_I2C2] = imx_clk_hw_gate2("i2c2", "perclk", base + 0x70, 8);
386*4882a593Smuzhiyun hws[IMX6UL_CLK_I2C3] = imx_clk_hw_gate2("i2c3", "perclk", base + 0x70, 10);
387*4882a593Smuzhiyun hws[IMX6UL_CLK_OCOTP] = imx_clk_hw_gate2("ocotp", "ipg", base + 0x70, 12);
388*4882a593Smuzhiyun hws[IMX6UL_CLK_IOMUXC] = imx_clk_hw_gate2("iomuxc", "lcdif_podf", base + 0x70, 14);
389*4882a593Smuzhiyun hws[IMX6UL_CLK_GPIO3] = imx_clk_hw_gate2("gpio3", "ipg", base + 0x70, 26);
390*4882a593Smuzhiyun hws[IMX6UL_CLK_LCDIF_APB] = imx_clk_hw_gate2("lcdif_apb", "axi", base + 0x70, 28);
391*4882a593Smuzhiyun hws[IMX6UL_CLK_PXP] = imx_clk_hw_gate2("pxp", "axi", base + 0x70, 30);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* CCGR3 */
394*4882a593Smuzhiyun hws[IMX6UL_CLK_UART5_IPG] = imx_clk_hw_gate2("uart5_ipg", "ipg", base + 0x74, 2);
395*4882a593Smuzhiyun hws[IMX6UL_CLK_UART5_SERIAL] = imx_clk_hw_gate2("uart5_serial", "uart_podf", base + 0x74, 2);
396*4882a593Smuzhiyun if (clk_on_imx6ul()) {
397*4882a593Smuzhiyun hws[IMX6UL_CLK_ENET] = imx_clk_hw_gate2("enet", "ipg", base + 0x74, 4);
398*4882a593Smuzhiyun hws[IMX6UL_CLK_ENET_AHB] = imx_clk_hw_gate2("enet_ahb", "ahb", base + 0x74, 4);
399*4882a593Smuzhiyun } else if (clk_on_imx6ull()) {
400*4882a593Smuzhiyun hws[IMX6ULL_CLK_EPDC_ACLK] = imx_clk_hw_gate2("epdc_aclk", "axi", base + 0x74, 4);
401*4882a593Smuzhiyun hws[IMX6ULL_CLK_EPDC_PIX] = imx_clk_hw_gate2("epdc_pix", "epdc_podf", base + 0x74, 4);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun hws[IMX6UL_CLK_UART6_IPG] = imx_clk_hw_gate2("uart6_ipg", "ipg", base + 0x74, 6);
404*4882a593Smuzhiyun hws[IMX6UL_CLK_UART6_SERIAL] = imx_clk_hw_gate2("uart6_serial", "uart_podf", base + 0x74, 6);
405*4882a593Smuzhiyun hws[IMX6UL_CLK_LCDIF_PIX] = imx_clk_hw_gate2("lcdif_pix", "lcdif_podf", base + 0x74, 10);
406*4882a593Smuzhiyun hws[IMX6UL_CLK_GPIO4] = imx_clk_hw_gate2("gpio4", "ipg", base + 0x74, 12);
407*4882a593Smuzhiyun hws[IMX6UL_CLK_QSPI] = imx_clk_hw_gate2("qspi1", "qspi1_podf", base + 0x74, 14);
408*4882a593Smuzhiyun hws[IMX6UL_CLK_WDOG1] = imx_clk_hw_gate2("wdog1", "ipg", base + 0x74, 16);
409*4882a593Smuzhiyun hws[IMX6UL_CLK_MMDC_P0_FAST] = imx_clk_hw_gate_flags("mmdc_p0_fast", "mmdc_podf", base + 0x74, 20, CLK_IS_CRITICAL);
410*4882a593Smuzhiyun hws[IMX6UL_CLK_MMDC_P0_IPG] = imx_clk_hw_gate2_flags("mmdc_p0_ipg", "ipg", base + 0x74, 24, CLK_IS_CRITICAL);
411*4882a593Smuzhiyun hws[IMX6UL_CLK_MMDC_P1_IPG] = imx_clk_hw_gate2_flags("mmdc_p1_ipg", "ipg", base + 0x74, 26, CLK_IS_CRITICAL);
412*4882a593Smuzhiyun hws[IMX6UL_CLK_AXI] = imx_clk_hw_gate_flags("axi", "axi_podf", base + 0x74, 28, CLK_IS_CRITICAL);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /* CCGR4 */
415*4882a593Smuzhiyun hws[IMX6UL_CLK_PER_BCH] = imx_clk_hw_gate2("per_bch", "bch_podf", base + 0x78, 12);
416*4882a593Smuzhiyun hws[IMX6UL_CLK_PWM1] = imx_clk_hw_gate2("pwm1", "perclk", base + 0x78, 16);
417*4882a593Smuzhiyun hws[IMX6UL_CLK_PWM2] = imx_clk_hw_gate2("pwm2", "perclk", base + 0x78, 18);
418*4882a593Smuzhiyun hws[IMX6UL_CLK_PWM3] = imx_clk_hw_gate2("pwm3", "perclk", base + 0x78, 20);
419*4882a593Smuzhiyun hws[IMX6UL_CLK_PWM4] = imx_clk_hw_gate2("pwm4", "perclk", base + 0x78, 22);
420*4882a593Smuzhiyun hws[IMX6UL_CLK_GPMI_BCH_APB] = imx_clk_hw_gate2("gpmi_bch_apb", "bch_podf", base + 0x78, 24);
421*4882a593Smuzhiyun hws[IMX6UL_CLK_GPMI_BCH] = imx_clk_hw_gate2("gpmi_bch", "gpmi_podf", base + 0x78, 26);
422*4882a593Smuzhiyun hws[IMX6UL_CLK_GPMI_IO] = imx_clk_hw_gate2("gpmi_io", "enfc_podf", base + 0x78, 28);
423*4882a593Smuzhiyun hws[IMX6UL_CLK_GPMI_APB] = imx_clk_hw_gate2("gpmi_apb", "bch_podf", base + 0x78, 30);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /* CCGR5 */
426*4882a593Smuzhiyun hws[IMX6UL_CLK_ROM] = imx_clk_hw_gate2_flags("rom", "ahb", base + 0x7c, 0, CLK_IS_CRITICAL);
427*4882a593Smuzhiyun hws[IMX6UL_CLK_SDMA] = imx_clk_hw_gate2("sdma", "ahb", base + 0x7c, 6);
428*4882a593Smuzhiyun hws[IMX6UL_CLK_KPP] = imx_clk_hw_gate2("kpp", "ipg", base + 0x7c, 8);
429*4882a593Smuzhiyun hws[IMX6UL_CLK_WDOG2] = imx_clk_hw_gate2("wdog2", "ipg", base + 0x7c, 10);
430*4882a593Smuzhiyun hws[IMX6UL_CLK_SPBA] = imx_clk_hw_gate2("spba", "ipg", base + 0x7c, 12);
431*4882a593Smuzhiyun hws[IMX6UL_CLK_SPDIF] = imx_clk_hw_gate2_shared("spdif", "spdif_podf", base + 0x7c, 14, &share_count_audio);
432*4882a593Smuzhiyun hws[IMX6UL_CLK_SPDIF_GCLK] = imx_clk_hw_gate2_shared("spdif_gclk", "ipg", base + 0x7c, 14, &share_count_audio);
433*4882a593Smuzhiyun hws[IMX6UL_CLK_SAI3] = imx_clk_hw_gate2_shared("sai3", "sai3_podf", base + 0x7c, 22, &share_count_sai3);
434*4882a593Smuzhiyun hws[IMX6UL_CLK_SAI3_IPG] = imx_clk_hw_gate2_shared("sai3_ipg", "ipg", base + 0x7c, 22, &share_count_sai3);
435*4882a593Smuzhiyun hws[IMX6UL_CLK_UART1_IPG] = imx_clk_hw_gate2("uart1_ipg", "ipg", base + 0x7c, 24);
436*4882a593Smuzhiyun hws[IMX6UL_CLK_UART1_SERIAL] = imx_clk_hw_gate2("uart1_serial", "uart_podf", base + 0x7c, 24);
437*4882a593Smuzhiyun hws[IMX6UL_CLK_UART7_IPG] = imx_clk_hw_gate2("uart7_ipg", "ipg", base + 0x7c, 26);
438*4882a593Smuzhiyun hws[IMX6UL_CLK_UART7_SERIAL] = imx_clk_hw_gate2("uart7_serial", "uart_podf", base + 0x7c, 26);
439*4882a593Smuzhiyun hws[IMX6UL_CLK_SAI1] = imx_clk_hw_gate2_shared("sai1", "sai1_podf", base + 0x7c, 28, &share_count_sai1);
440*4882a593Smuzhiyun hws[IMX6UL_CLK_SAI1_IPG] = imx_clk_hw_gate2_shared("sai1_ipg", "ipg", base + 0x7c, 28, &share_count_sai1);
441*4882a593Smuzhiyun hws[IMX6UL_CLK_SAI2] = imx_clk_hw_gate2_shared("sai2", "sai2_podf", base + 0x7c, 30, &share_count_sai2);
442*4882a593Smuzhiyun hws[IMX6UL_CLK_SAI2_IPG] = imx_clk_hw_gate2_shared("sai2_ipg", "ipg", base + 0x7c, 30, &share_count_sai2);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /* CCGR6 */
445*4882a593Smuzhiyun hws[IMX6UL_CLK_USBOH3] = imx_clk_hw_gate2("usboh3", "ipg", base + 0x80, 0);
446*4882a593Smuzhiyun hws[IMX6UL_CLK_USDHC1] = imx_clk_hw_gate2("usdhc1", "usdhc1_podf", base + 0x80, 2);
447*4882a593Smuzhiyun hws[IMX6UL_CLK_USDHC2] = imx_clk_hw_gate2("usdhc2", "usdhc2_podf", base + 0x80, 4);
448*4882a593Smuzhiyun if (clk_on_imx6ul()) {
449*4882a593Smuzhiyun hws[IMX6UL_CLK_SIM1] = imx_clk_hw_gate2("sim1", "sim_sel", base + 0x80, 6);
450*4882a593Smuzhiyun hws[IMX6UL_CLK_SIM2] = imx_clk_hw_gate2("sim2", "sim_sel", base + 0x80, 8);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun hws[IMX6UL_CLK_EIM] = imx_clk_hw_gate2("eim", "eim_slow_podf", base + 0x80, 10);
453*4882a593Smuzhiyun hws[IMX6UL_CLK_PWM8] = imx_clk_hw_gate2("pwm8", "perclk", base + 0x80, 16);
454*4882a593Smuzhiyun hws[IMX6UL_CLK_UART8_IPG] = imx_clk_hw_gate2("uart8_ipg", "ipg", base + 0x80, 14);
455*4882a593Smuzhiyun hws[IMX6UL_CLK_UART8_SERIAL] = imx_clk_hw_gate2("uart8_serial", "uart_podf", base + 0x80, 14);
456*4882a593Smuzhiyun hws[IMX6UL_CLK_WDOG3] = imx_clk_hw_gate2("wdog3", "ipg", base + 0x80, 20);
457*4882a593Smuzhiyun hws[IMX6UL_CLK_I2C4] = imx_clk_hw_gate2("i2c4", "perclk", base + 0x80, 24);
458*4882a593Smuzhiyun hws[IMX6UL_CLK_PWM5] = imx_clk_hw_gate2("pwm5", "perclk", base + 0x80, 26);
459*4882a593Smuzhiyun hws[IMX6UL_CLK_PWM6] = imx_clk_hw_gate2("pwm6", "perclk", base + 0x80, 28);
460*4882a593Smuzhiyun hws[IMX6UL_CLK_PWM7] = imx_clk_hw_gate2("pwm7", "perclk", base + 0x80, 30);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /* CCOSR */
463*4882a593Smuzhiyun hws[IMX6UL_CLK_CKO1] = imx_clk_hw_gate("cko1", "cko1_podf", base + 0x60, 7);
464*4882a593Smuzhiyun hws[IMX6UL_CLK_CKO2] = imx_clk_hw_gate("cko2", "cko2_podf", base + 0x60, 24);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* mask handshake of mmdc */
467*4882a593Smuzhiyun imx_mmdc_mask_handshake(base, 0);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun imx_check_clk_hws(hws, IMX6UL_CLK_END);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_hw_data);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /*
474*4882a593Smuzhiyun * Lower the AHB clock rate before changing the parent clock source,
475*4882a593Smuzhiyun * as AHB clock rate can NOT be higher than 133MHz, but its parent
476*4882a593Smuzhiyun * will be switched from 396MHz PFD to 528MHz PLL in order to increase
477*4882a593Smuzhiyun * AXI clock rate, so we need to lower AHB rate first to make sure at
478*4882a593Smuzhiyun * any time, AHB rate is <= 133MHz.
479*4882a593Smuzhiyun */
480*4882a593Smuzhiyun clk_set_rate(hws[IMX6UL_CLK_AHB]->clk, 99000000);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun /* Change periph_pre clock to pll2_bus to adjust AXI rate to 264MHz */
483*4882a593Smuzhiyun clk_set_parent(hws[IMX6UL_CLK_PERIPH_CLK2_SEL]->clk, hws[IMX6UL_CLK_OSC]->clk);
484*4882a593Smuzhiyun clk_set_parent(hws[IMX6UL_CLK_PERIPH]->clk, hws[IMX6UL_CLK_PERIPH_CLK2]->clk);
485*4882a593Smuzhiyun clk_set_parent(hws[IMX6UL_CLK_PERIPH_PRE]->clk, hws[IMX6UL_CLK_PLL2_BUS]->clk);
486*4882a593Smuzhiyun clk_set_parent(hws[IMX6UL_CLK_PERIPH]->clk, hws[IMX6UL_CLK_PERIPH_PRE]->clk);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /* Make sure AHB rate is 132MHz */
489*4882a593Smuzhiyun clk_set_rate(hws[IMX6UL_CLK_AHB]->clk, 132000000);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /* set perclk to from OSC */
492*4882a593Smuzhiyun clk_set_parent(hws[IMX6UL_CLK_PERCLK_SEL]->clk, hws[IMX6UL_CLK_OSC]->clk);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun clk_set_rate(hws[IMX6UL_CLK_ENET_REF]->clk, 50000000);
495*4882a593Smuzhiyun clk_set_rate(hws[IMX6UL_CLK_ENET2_REF]->clk, 50000000);
496*4882a593Smuzhiyun clk_set_rate(hws[IMX6UL_CLK_CSI]->clk, 24000000);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun if (clk_on_imx6ull())
499*4882a593Smuzhiyun clk_prepare_enable(hws[IMX6UL_CLK_AIPSTZ3]->clk);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_USB_MXS_PHY)) {
502*4882a593Smuzhiyun clk_prepare_enable(hws[IMX6UL_CLK_USBPHY1_GATE]->clk);
503*4882a593Smuzhiyun clk_prepare_enable(hws[IMX6UL_CLK_USBPHY2_GATE]->clk);
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun clk_set_parent(hws[IMX6UL_CLK_CAN_SEL]->clk, hws[IMX6UL_CLK_PLL3_80M]->clk);
507*4882a593Smuzhiyun if (clk_on_imx6ul())
508*4882a593Smuzhiyun clk_set_parent(hws[IMX6UL_CLK_SIM_PRE_SEL]->clk, hws[IMX6UL_CLK_PLL3_USB_OTG]->clk);
509*4882a593Smuzhiyun else if (clk_on_imx6ull())
510*4882a593Smuzhiyun clk_set_parent(hws[IMX6ULL_CLK_EPDC_PRE_SEL]->clk, hws[IMX6UL_CLK_PLL3_PFD2]->clk);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun clk_set_parent(hws[IMX6UL_CLK_ENFC_SEL]->clk, hws[IMX6UL_CLK_PLL2_PFD2]->clk);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun CLK_OF_DECLARE(imx6ul, "fsl,imx6ul-ccm", imx6ul_clocks_init);
516