1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2012 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun #include <linux/mm.h>
6*4882a593Smuzhiyun #include <linux/delay.h>
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/clkdev.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <soc/imx/revision.h>
13*4882a593Smuzhiyun #include <soc/imx/timer.h>
14*4882a593Smuzhiyun #include <asm/irq.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "clk.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define MX35_CCM_BASE_ADDR 0x53f80000
19*4882a593Smuzhiyun #define MX35_GPT1_BASE_ADDR 0x53f90000
20*4882a593Smuzhiyun #define MX35_INT_GPT (NR_IRQS_LEGACY + 29)
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define MXC_CCM_PDR0 0x04
23*4882a593Smuzhiyun #define MX35_CCM_PDR2 0x0c
24*4882a593Smuzhiyun #define MX35_CCM_PDR3 0x10
25*4882a593Smuzhiyun #define MX35_CCM_PDR4 0x14
26*4882a593Smuzhiyun #define MX35_CCM_MPCTL 0x1c
27*4882a593Smuzhiyun #define MX35_CCM_PPCTL 0x20
28*4882a593Smuzhiyun #define MX35_CCM_CGR0 0x2c
29*4882a593Smuzhiyun #define MX35_CCM_CGR1 0x30
30*4882a593Smuzhiyun #define MX35_CCM_CGR2 0x34
31*4882a593Smuzhiyun #define MX35_CCM_CGR3 0x38
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun struct arm_ahb_div {
34*4882a593Smuzhiyun unsigned char arm, ahb, sel;
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static struct arm_ahb_div clk_consumer[] = {
38*4882a593Smuzhiyun { .arm = 1, .ahb = 4, .sel = 0},
39*4882a593Smuzhiyun { .arm = 1, .ahb = 3, .sel = 1},
40*4882a593Smuzhiyun { .arm = 2, .ahb = 2, .sel = 0},
41*4882a593Smuzhiyun { .arm = 0, .ahb = 0, .sel = 0},
42*4882a593Smuzhiyun { .arm = 0, .ahb = 0, .sel = 0},
43*4882a593Smuzhiyun { .arm = 0, .ahb = 0, .sel = 0},
44*4882a593Smuzhiyun { .arm = 4, .ahb = 1, .sel = 0},
45*4882a593Smuzhiyun { .arm = 1, .ahb = 5, .sel = 0},
46*4882a593Smuzhiyun { .arm = 1, .ahb = 8, .sel = 0},
47*4882a593Smuzhiyun { .arm = 1, .ahb = 6, .sel = 1},
48*4882a593Smuzhiyun { .arm = 2, .ahb = 4, .sel = 0},
49*4882a593Smuzhiyun { .arm = 0, .ahb = 0, .sel = 0},
50*4882a593Smuzhiyun { .arm = 0, .ahb = 0, .sel = 0},
51*4882a593Smuzhiyun { .arm = 0, .ahb = 0, .sel = 0},
52*4882a593Smuzhiyun { .arm = 4, .ahb = 2, .sel = 0},
53*4882a593Smuzhiyun { .arm = 0, .ahb = 0, .sel = 0},
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static char hsp_div_532[] = { 4, 8, 3, 0 };
57*4882a593Smuzhiyun static char hsp_div_400[] = { 3, 6, 3, 0 };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static struct clk_onecell_data clk_data;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static const char *std_sel[] = {"ppll", "arm"};
62*4882a593Smuzhiyun static const char *ipg_per_sel[] = {"ahb_per_div", "arm_per_div"};
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun enum mx35_clks {
65*4882a593Smuzhiyun /* 0 */ ckih, mpll, ppll, mpll_075, arm, hsp, hsp_div, hsp_sel, ahb,
66*4882a593Smuzhiyun /* 9 */ ipg, arm_per_div, ahb_per_div, ipg_per, uart_sel, uart_div,
67*4882a593Smuzhiyun /* 15 */ esdhc_sel, esdhc1_div, esdhc2_div, esdhc3_div, spdif_sel,
68*4882a593Smuzhiyun /* 20 */ spdif_div_pre, spdif_div_post, ssi_sel, ssi1_div_pre,
69*4882a593Smuzhiyun /* 24 */ ssi1_div_post, ssi2_div_pre, ssi2_div_post, usb_sel, usb_div,
70*4882a593Smuzhiyun /* 29 */ nfc_div, asrc_gate, pata_gate, audmux_gate, can1_gate,
71*4882a593Smuzhiyun /* 34 */ can2_gate, cspi1_gate, cspi2_gate, ect_gate, edio_gate,
72*4882a593Smuzhiyun /* 39 */ emi_gate, epit1_gate, epit2_gate, esai_gate, esdhc1_gate,
73*4882a593Smuzhiyun /* 44 */ esdhc2_gate, esdhc3_gate, fec_gate, gpio1_gate, gpio2_gate,
74*4882a593Smuzhiyun /* 49 */ gpio3_gate, gpt_gate, i2c1_gate, i2c2_gate, i2c3_gate,
75*4882a593Smuzhiyun /* 54 */ iomuxc_gate, ipu_gate, kpp_gate, mlb_gate, mshc_gate,
76*4882a593Smuzhiyun /* 59 */ owire_gate, pwm_gate, rngc_gate, rtc_gate, rtic_gate, scc_gate,
77*4882a593Smuzhiyun /* 65 */ sdma_gate, spba_gate, spdif_gate, ssi1_gate, ssi2_gate,
78*4882a593Smuzhiyun /* 70 */ uart1_gate, uart2_gate, uart3_gate, usbotg_gate, wdog_gate,
79*4882a593Smuzhiyun /* 75 */ max_gate, admux_gate, csi_gate, csi_div, csi_sel, iim_gate,
80*4882a593Smuzhiyun /* 81 */ gpu2d_gate, ckil, clk_max
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static struct clk *clk[clk_max];
84*4882a593Smuzhiyun
_mx35_clocks_init(void)85*4882a593Smuzhiyun static void __init _mx35_clocks_init(void)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun void __iomem *base;
88*4882a593Smuzhiyun u32 pdr0, consumer_sel, hsp_sel;
89*4882a593Smuzhiyun struct arm_ahb_div *aad;
90*4882a593Smuzhiyun unsigned char *hsp_div;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun base = ioremap(MX35_CCM_BASE_ADDR, SZ_4K);
93*4882a593Smuzhiyun BUG_ON(!base);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun pdr0 = __raw_readl(base + MXC_CCM_PDR0);
96*4882a593Smuzhiyun consumer_sel = (pdr0 >> 16) & 0xf;
97*4882a593Smuzhiyun aad = &clk_consumer[consumer_sel];
98*4882a593Smuzhiyun if (!aad->arm) {
99*4882a593Smuzhiyun pr_err("i.MX35 clk: illegal consumer mux selection 0x%x\n", consumer_sel);
100*4882a593Smuzhiyun /*
101*4882a593Smuzhiyun * We are basically stuck. Continue with a default entry and hope we
102*4882a593Smuzhiyun * get far enough to actually show the above message
103*4882a593Smuzhiyun */
104*4882a593Smuzhiyun aad = &clk_consumer[0];
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun clk[ckih] = imx_clk_fixed("ckih", 24000000);
108*4882a593Smuzhiyun clk[ckil] = imx_clk_fixed("ckil", 32768);
109*4882a593Smuzhiyun clk[mpll] = imx_clk_pllv1(IMX_PLLV1_IMX35, "mpll", "ckih", base + MX35_CCM_MPCTL);
110*4882a593Smuzhiyun clk[ppll] = imx_clk_pllv1(IMX_PLLV1_IMX35, "ppll", "ckih", base + MX35_CCM_PPCTL);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun clk[mpll] = imx_clk_fixed_factor("mpll_075", "mpll", 3, 4);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (aad->sel)
115*4882a593Smuzhiyun clk[arm] = imx_clk_fixed_factor("arm", "mpll_075", 1, aad->arm);
116*4882a593Smuzhiyun else
117*4882a593Smuzhiyun clk[arm] = imx_clk_fixed_factor("arm", "mpll", 1, aad->arm);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (clk_get_rate(clk[arm]) > 400000000)
120*4882a593Smuzhiyun hsp_div = hsp_div_532;
121*4882a593Smuzhiyun else
122*4882a593Smuzhiyun hsp_div = hsp_div_400;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun hsp_sel = (pdr0 >> 20) & 0x3;
125*4882a593Smuzhiyun if (!hsp_div[hsp_sel]) {
126*4882a593Smuzhiyun pr_err("i.MX35 clk: illegal hsp clk selection 0x%x\n", hsp_sel);
127*4882a593Smuzhiyun hsp_sel = 0;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun clk[hsp] = imx_clk_fixed_factor("hsp", "arm", 1, hsp_div[hsp_sel]);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun clk[ahb] = imx_clk_fixed_factor("ahb", "arm", 1, aad->ahb);
133*4882a593Smuzhiyun clk[ipg] = imx_clk_fixed_factor("ipg", "ahb", 1, 2);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun clk[arm_per_div] = imx_clk_divider("arm_per_div", "arm", base + MX35_CCM_PDR4, 16, 6);
136*4882a593Smuzhiyun clk[ahb_per_div] = imx_clk_divider("ahb_per_div", "ahb", base + MXC_CCM_PDR0, 12, 3);
137*4882a593Smuzhiyun clk[ipg_per] = imx_clk_mux("ipg_per", base + MXC_CCM_PDR0, 26, 1, ipg_per_sel, ARRAY_SIZE(ipg_per_sel));
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun clk[uart_sel] = imx_clk_mux("uart_sel", base + MX35_CCM_PDR3, 14, 1, std_sel, ARRAY_SIZE(std_sel));
140*4882a593Smuzhiyun clk[uart_div] = imx_clk_divider("uart_div", "uart_sel", base + MX35_CCM_PDR4, 10, 6);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun clk[esdhc_sel] = imx_clk_mux("esdhc_sel", base + MX35_CCM_PDR4, 9, 1, std_sel, ARRAY_SIZE(std_sel));
143*4882a593Smuzhiyun clk[esdhc1_div] = imx_clk_divider("esdhc1_div", "esdhc_sel", base + MX35_CCM_PDR3, 0, 6);
144*4882a593Smuzhiyun clk[esdhc2_div] = imx_clk_divider("esdhc2_div", "esdhc_sel", base + MX35_CCM_PDR3, 8, 6);
145*4882a593Smuzhiyun clk[esdhc3_div] = imx_clk_divider("esdhc3_div", "esdhc_sel", base + MX35_CCM_PDR3, 16, 6);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun clk[spdif_sel] = imx_clk_mux("spdif_sel", base + MX35_CCM_PDR3, 22, 1, std_sel, ARRAY_SIZE(std_sel));
148*4882a593Smuzhiyun clk[spdif_div_pre] = imx_clk_divider("spdif_div_pre", "spdif_sel", base + MX35_CCM_PDR3, 29, 3); /* divide by 1 not allowed */
149*4882a593Smuzhiyun clk[spdif_div_post] = imx_clk_divider("spdif_div_post", "spdif_div_pre", base + MX35_CCM_PDR3, 23, 6);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun clk[ssi_sel] = imx_clk_mux("ssi_sel", base + MX35_CCM_PDR2, 6, 1, std_sel, ARRAY_SIZE(std_sel));
152*4882a593Smuzhiyun clk[ssi1_div_pre] = imx_clk_divider("ssi1_div_pre", "ssi_sel", base + MX35_CCM_PDR2, 24, 3);
153*4882a593Smuzhiyun clk[ssi1_div_post] = imx_clk_divider("ssi1_div_post", "ssi1_div_pre", base + MX35_CCM_PDR2, 0, 6);
154*4882a593Smuzhiyun clk[ssi2_div_pre] = imx_clk_divider("ssi2_div_pre", "ssi_sel", base + MX35_CCM_PDR2, 27, 3);
155*4882a593Smuzhiyun clk[ssi2_div_post] = imx_clk_divider("ssi2_div_post", "ssi2_div_pre", base + MX35_CCM_PDR2, 8, 6);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun clk[usb_sel] = imx_clk_mux("usb_sel", base + MX35_CCM_PDR4, 9, 1, std_sel, ARRAY_SIZE(std_sel));
158*4882a593Smuzhiyun clk[usb_div] = imx_clk_divider("usb_div", "usb_sel", base + MX35_CCM_PDR4, 22, 6);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun clk[nfc_div] = imx_clk_divider("nfc_div", "ahb", base + MX35_CCM_PDR4, 28, 4);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun clk[csi_sel] = imx_clk_mux("csi_sel", base + MX35_CCM_PDR2, 7, 1, std_sel, ARRAY_SIZE(std_sel));
163*4882a593Smuzhiyun clk[csi_div] = imx_clk_divider("csi_div", "csi_sel", base + MX35_CCM_PDR2, 16, 6);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun clk[asrc_gate] = imx_clk_gate2("asrc_gate", "ipg", base + MX35_CCM_CGR0, 0);
166*4882a593Smuzhiyun clk[pata_gate] = imx_clk_gate2("pata_gate", "ipg", base + MX35_CCM_CGR0, 2);
167*4882a593Smuzhiyun clk[audmux_gate] = imx_clk_gate2("audmux_gate", "ipg", base + MX35_CCM_CGR0, 4);
168*4882a593Smuzhiyun clk[can1_gate] = imx_clk_gate2("can1_gate", "ipg", base + MX35_CCM_CGR0, 6);
169*4882a593Smuzhiyun clk[can2_gate] = imx_clk_gate2("can2_gate", "ipg", base + MX35_CCM_CGR0, 8);
170*4882a593Smuzhiyun clk[cspi1_gate] = imx_clk_gate2("cspi1_gate", "ipg", base + MX35_CCM_CGR0, 10);
171*4882a593Smuzhiyun clk[cspi2_gate] = imx_clk_gate2("cspi2_gate", "ipg", base + MX35_CCM_CGR0, 12);
172*4882a593Smuzhiyun clk[ect_gate] = imx_clk_gate2("ect_gate", "ipg", base + MX35_CCM_CGR0, 14);
173*4882a593Smuzhiyun clk[edio_gate] = imx_clk_gate2("edio_gate", "ipg", base + MX35_CCM_CGR0, 16);
174*4882a593Smuzhiyun clk[emi_gate] = imx_clk_gate2("emi_gate", "ipg", base + MX35_CCM_CGR0, 18);
175*4882a593Smuzhiyun clk[epit1_gate] = imx_clk_gate2("epit1_gate", "ipg", base + MX35_CCM_CGR0, 20);
176*4882a593Smuzhiyun clk[epit2_gate] = imx_clk_gate2("epit2_gate", "ipg", base + MX35_CCM_CGR0, 22);
177*4882a593Smuzhiyun clk[esai_gate] = imx_clk_gate2("esai_gate", "ipg", base + MX35_CCM_CGR0, 24);
178*4882a593Smuzhiyun clk[esdhc1_gate] = imx_clk_gate2("esdhc1_gate", "esdhc1_div", base + MX35_CCM_CGR0, 26);
179*4882a593Smuzhiyun clk[esdhc2_gate] = imx_clk_gate2("esdhc2_gate", "esdhc2_div", base + MX35_CCM_CGR0, 28);
180*4882a593Smuzhiyun clk[esdhc3_gate] = imx_clk_gate2("esdhc3_gate", "esdhc3_div", base + MX35_CCM_CGR0, 30);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun clk[fec_gate] = imx_clk_gate2("fec_gate", "ipg", base + MX35_CCM_CGR1, 0);
183*4882a593Smuzhiyun clk[gpio1_gate] = imx_clk_gate2("gpio1_gate", "ipg", base + MX35_CCM_CGR1, 2);
184*4882a593Smuzhiyun clk[gpio2_gate] = imx_clk_gate2("gpio2_gate", "ipg", base + MX35_CCM_CGR1, 4);
185*4882a593Smuzhiyun clk[gpio3_gate] = imx_clk_gate2("gpio3_gate", "ipg", base + MX35_CCM_CGR1, 6);
186*4882a593Smuzhiyun clk[gpt_gate] = imx_clk_gate2("gpt_gate", "ipg", base + MX35_CCM_CGR1, 8);
187*4882a593Smuzhiyun clk[i2c1_gate] = imx_clk_gate2("i2c1_gate", "ipg_per", base + MX35_CCM_CGR1, 10);
188*4882a593Smuzhiyun clk[i2c2_gate] = imx_clk_gate2("i2c2_gate", "ipg_per", base + MX35_CCM_CGR1, 12);
189*4882a593Smuzhiyun clk[i2c3_gate] = imx_clk_gate2("i2c3_gate", "ipg_per", base + MX35_CCM_CGR1, 14);
190*4882a593Smuzhiyun clk[iomuxc_gate] = imx_clk_gate2("iomuxc_gate", "ipg", base + MX35_CCM_CGR1, 16);
191*4882a593Smuzhiyun clk[ipu_gate] = imx_clk_gate2("ipu_gate", "hsp", base + MX35_CCM_CGR1, 18);
192*4882a593Smuzhiyun clk[kpp_gate] = imx_clk_gate2("kpp_gate", "ipg", base + MX35_CCM_CGR1, 20);
193*4882a593Smuzhiyun clk[mlb_gate] = imx_clk_gate2("mlb_gate", "ahb", base + MX35_CCM_CGR1, 22);
194*4882a593Smuzhiyun clk[mshc_gate] = imx_clk_gate2("mshc_gate", "dummy", base + MX35_CCM_CGR1, 24);
195*4882a593Smuzhiyun clk[owire_gate] = imx_clk_gate2("owire_gate", "ipg_per", base + MX35_CCM_CGR1, 26);
196*4882a593Smuzhiyun clk[pwm_gate] = imx_clk_gate2("pwm_gate", "ipg_per", base + MX35_CCM_CGR1, 28);
197*4882a593Smuzhiyun clk[rngc_gate] = imx_clk_gate2("rngc_gate", "ipg", base + MX35_CCM_CGR1, 30);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun clk[rtc_gate] = imx_clk_gate2("rtc_gate", "ipg", base + MX35_CCM_CGR2, 0);
200*4882a593Smuzhiyun clk[rtic_gate] = imx_clk_gate2("rtic_gate", "ahb", base + MX35_CCM_CGR2, 2);
201*4882a593Smuzhiyun clk[scc_gate] = imx_clk_gate2("scc_gate", "ipg", base + MX35_CCM_CGR2, 4);
202*4882a593Smuzhiyun clk[sdma_gate] = imx_clk_gate2("sdma_gate", "ahb", base + MX35_CCM_CGR2, 6);
203*4882a593Smuzhiyun clk[spba_gate] = imx_clk_gate2("spba_gate", "ipg", base + MX35_CCM_CGR2, 8);
204*4882a593Smuzhiyun clk[spdif_gate] = imx_clk_gate2("spdif_gate", "spdif_div_post", base + MX35_CCM_CGR2, 10);
205*4882a593Smuzhiyun clk[ssi1_gate] = imx_clk_gate2("ssi1_gate", "ssi1_div_post", base + MX35_CCM_CGR2, 12);
206*4882a593Smuzhiyun clk[ssi2_gate] = imx_clk_gate2("ssi2_gate", "ssi2_div_post", base + MX35_CCM_CGR2, 14);
207*4882a593Smuzhiyun clk[uart1_gate] = imx_clk_gate2("uart1_gate", "uart_div", base + MX35_CCM_CGR2, 16);
208*4882a593Smuzhiyun clk[uart2_gate] = imx_clk_gate2("uart2_gate", "uart_div", base + MX35_CCM_CGR2, 18);
209*4882a593Smuzhiyun clk[uart3_gate] = imx_clk_gate2("uart3_gate", "uart_div", base + MX35_CCM_CGR2, 20);
210*4882a593Smuzhiyun clk[usbotg_gate] = imx_clk_gate2("usbotg_gate", "ahb", base + MX35_CCM_CGR2, 22);
211*4882a593Smuzhiyun clk[wdog_gate] = imx_clk_gate2("wdog_gate", "ipg", base + MX35_CCM_CGR2, 24);
212*4882a593Smuzhiyun clk[max_gate] = imx_clk_gate2("max_gate", "dummy", base + MX35_CCM_CGR2, 26);
213*4882a593Smuzhiyun clk[admux_gate] = imx_clk_gate2("admux_gate", "ipg", base + MX35_CCM_CGR2, 30);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun clk[csi_gate] = imx_clk_gate2("csi_gate", "csi_div", base + MX35_CCM_CGR3, 0);
216*4882a593Smuzhiyun clk[iim_gate] = imx_clk_gate2("iim_gate", "ipg", base + MX35_CCM_CGR3, 2);
217*4882a593Smuzhiyun clk[gpu2d_gate] = imx_clk_gate2("gpu2d_gate", "ahb", base + MX35_CCM_CGR3, 4);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun imx_check_clocks(clk, ARRAY_SIZE(clk));
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun clk_prepare_enable(clk[spba_gate]);
222*4882a593Smuzhiyun clk_prepare_enable(clk[gpio1_gate]);
223*4882a593Smuzhiyun clk_prepare_enable(clk[gpio2_gate]);
224*4882a593Smuzhiyun clk_prepare_enable(clk[gpio3_gate]);
225*4882a593Smuzhiyun clk_prepare_enable(clk[iim_gate]);
226*4882a593Smuzhiyun clk_prepare_enable(clk[emi_gate]);
227*4882a593Smuzhiyun clk_prepare_enable(clk[max_gate]);
228*4882a593Smuzhiyun clk_prepare_enable(clk[iomuxc_gate]);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /*
231*4882a593Smuzhiyun * SCC is needed to boot via mmc after a watchdog reset. The clock code
232*4882a593Smuzhiyun * before conversion to common clk also enabled UART1 (which isn't
233*4882a593Smuzhiyun * handled here and not needed for mmc) and IIM (which is enabled
234*4882a593Smuzhiyun * unconditionally above).
235*4882a593Smuzhiyun */
236*4882a593Smuzhiyun clk_prepare_enable(clk[scc_gate]);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun imx_register_uart_clocks(4);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun imx_print_silicon_rev("i.MX35", mx35_revision());
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
mx35_clocks_init_dt(struct device_node * ccm_node)243*4882a593Smuzhiyun static void __init mx35_clocks_init_dt(struct device_node *ccm_node)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun _mx35_clocks_init();
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun clk_data.clks = clk;
248*4882a593Smuzhiyun clk_data.clk_num = ARRAY_SIZE(clk);
249*4882a593Smuzhiyun of_clk_add_provider(ccm_node, of_clk_src_onecell_get, &clk_data);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun CLK_OF_DECLARE(imx35, "fsl,imx35-ccm", mx35_clocks_init_dt);
252