xref: /OK3568_Linux_fs/kernel/drivers/clk/imx/clk-imx27.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #include <linux/clk.h>
3*4882a593Smuzhiyun #include <linux/clk-provider.h>
4*4882a593Smuzhiyun #include <linux/clkdev.h>
5*4882a593Smuzhiyun #include <linux/err.h>
6*4882a593Smuzhiyun #include <linux/io.h>
7*4882a593Smuzhiyun #include <linux/of.h>
8*4882a593Smuzhiyun #include <linux/of_address.h>
9*4882a593Smuzhiyun #include <dt-bindings/clock/imx27-clock.h>
10*4882a593Smuzhiyun #include <soc/imx/revision.h>
11*4882a593Smuzhiyun #include <soc/imx/timer.h>
12*4882a593Smuzhiyun #include <asm/irq.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "clk.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define MX27_CCM_BASE_ADDR	0x10027000
17*4882a593Smuzhiyun #define MX27_GPT1_BASE_ADDR	0x10003000
18*4882a593Smuzhiyun #define MX27_INT_GPT1		(NR_IRQS_LEGACY + 26)
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun static void __iomem *ccm __initdata;
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* Register offsets */
23*4882a593Smuzhiyun #define CCM_CSCR		(ccm + 0x00)
24*4882a593Smuzhiyun #define CCM_MPCTL0		(ccm + 0x04)
25*4882a593Smuzhiyun #define CCM_MPCTL1		(ccm + 0x08)
26*4882a593Smuzhiyun #define CCM_SPCTL0		(ccm + 0x0c)
27*4882a593Smuzhiyun #define CCM_SPCTL1		(ccm + 0x10)
28*4882a593Smuzhiyun #define CCM_PCDR0		(ccm + 0x18)
29*4882a593Smuzhiyun #define CCM_PCDR1		(ccm + 0x1c)
30*4882a593Smuzhiyun #define CCM_PCCR0		(ccm + 0x20)
31*4882a593Smuzhiyun #define CCM_PCCR1		(ccm + 0x24)
32*4882a593Smuzhiyun #define CCM_CCSR		(ccm + 0x28)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static const char *vpu_sel_clks[] = { "spll", "mpll_main2", };
35*4882a593Smuzhiyun static const char *cpu_sel_clks[] = { "mpll_main2", "mpll", };
36*4882a593Smuzhiyun static const char *mpll_sel_clks[] = { "fpm", "mpll_osc_sel", };
37*4882a593Smuzhiyun static const char *mpll_osc_sel_clks[] = { "ckih_gate", "ckih_div1p5", };
38*4882a593Smuzhiyun static const char *clko_sel_clks[] = {
39*4882a593Smuzhiyun 	"ckil", "fpm", "ckih_gate", "ckih_gate",
40*4882a593Smuzhiyun 	"ckih_gate", "mpll", "spll", "cpu_div",
41*4882a593Smuzhiyun 	"ahb", "ipg", "per1_div", "per2_div",
42*4882a593Smuzhiyun 	"per3_div", "per4_div", "ssi1_div", "ssi2_div",
43*4882a593Smuzhiyun 	"nfc_div", "mshc_div", "vpu_div", "60m",
44*4882a593Smuzhiyun 	"32k", "usb_div", "dptc",
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun static const char *ssi_sel_clks[] = { "spll_gate", "mpll", };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun static struct clk *clk[IMX27_CLK_MAX];
50*4882a593Smuzhiyun static struct clk_onecell_data clk_data;
51*4882a593Smuzhiyun 
_mx27_clocks_init(unsigned long fref)52*4882a593Smuzhiyun static void __init _mx27_clocks_init(unsigned long fref)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	BUG_ON(!ccm);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	clk[IMX27_CLK_DUMMY] = imx_clk_fixed("dummy", 0);
57*4882a593Smuzhiyun 	clk[IMX27_CLK_CKIH] = imx_clk_fixed("ckih", fref);
58*4882a593Smuzhiyun 	clk[IMX27_CLK_CKIL] = imx_clk_fixed("ckil", 32768);
59*4882a593Smuzhiyun 	clk[IMX27_CLK_FPM] = imx_clk_fixed_factor("fpm", "ckil", 1024, 1);
60*4882a593Smuzhiyun 	clk[IMX27_CLK_CKIH_DIV1P5] = imx_clk_fixed_factor("ckih_div1p5", "ckih_gate", 2, 3);
61*4882a593Smuzhiyun 	clk[IMX27_CLK_CKIH_GATE] = imx_clk_gate_dis("ckih_gate", "ckih", CCM_CSCR, 3);
62*4882a593Smuzhiyun 	clk[IMX27_CLK_MPLL_OSC_SEL] = imx_clk_mux("mpll_osc_sel", CCM_CSCR, 4, 1, mpll_osc_sel_clks, ARRAY_SIZE(mpll_osc_sel_clks));
63*4882a593Smuzhiyun 	clk[IMX27_CLK_MPLL_SEL] = imx_clk_mux("mpll_sel", CCM_CSCR, 16, 1, mpll_sel_clks, ARRAY_SIZE(mpll_sel_clks));
64*4882a593Smuzhiyun 	clk[IMX27_CLK_MPLL] = imx_clk_pllv1(IMX_PLLV1_IMX27, "mpll", "mpll_sel", CCM_MPCTL0);
65*4882a593Smuzhiyun 	clk[IMX27_CLK_SPLL] = imx_clk_pllv1(IMX_PLLV1_IMX27, "spll", "ckih_gate", CCM_SPCTL0);
66*4882a593Smuzhiyun 	clk[IMX27_CLK_SPLL_GATE] = imx_clk_gate("spll_gate", "spll", CCM_CSCR, 1);
67*4882a593Smuzhiyun 	clk[IMX27_CLK_MPLL_MAIN2] = imx_clk_fixed_factor("mpll_main2", "mpll", 2, 3);
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	if (mx27_revision() >= IMX_CHIP_REVISION_2_0) {
70*4882a593Smuzhiyun 		clk[IMX27_CLK_AHB] = imx_clk_divider("ahb", "mpll_main2", CCM_CSCR, 8, 2);
71*4882a593Smuzhiyun 		clk[IMX27_CLK_IPG] = imx_clk_fixed_factor("ipg", "ahb", 1, 2);
72*4882a593Smuzhiyun 	} else {
73*4882a593Smuzhiyun 		clk[IMX27_CLK_AHB] = imx_clk_divider("ahb", "mpll_main2", CCM_CSCR, 9, 4);
74*4882a593Smuzhiyun 		clk[IMX27_CLK_IPG] = imx_clk_divider("ipg", "ahb", CCM_CSCR, 8, 1);
75*4882a593Smuzhiyun 	}
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	clk[IMX27_CLK_MSHC_DIV] = imx_clk_divider("mshc_div", "ahb", CCM_PCDR0, 0, 6);
78*4882a593Smuzhiyun 	clk[IMX27_CLK_NFC_DIV] = imx_clk_divider("nfc_div", "ahb", CCM_PCDR0, 6, 4);
79*4882a593Smuzhiyun 	clk[IMX27_CLK_PER1_DIV] = imx_clk_divider("per1_div", "mpll_main2", CCM_PCDR1, 0, 6);
80*4882a593Smuzhiyun 	clk[IMX27_CLK_PER2_DIV] = imx_clk_divider("per2_div", "mpll_main2", CCM_PCDR1, 8, 6);
81*4882a593Smuzhiyun 	clk[IMX27_CLK_PER3_DIV] = imx_clk_divider("per3_div", "mpll_main2", CCM_PCDR1, 16, 6);
82*4882a593Smuzhiyun 	clk[IMX27_CLK_PER4_DIV] = imx_clk_divider("per4_div", "mpll_main2", CCM_PCDR1, 24, 6);
83*4882a593Smuzhiyun 	clk[IMX27_CLK_VPU_SEL] = imx_clk_mux("vpu_sel", CCM_CSCR, 21, 1, vpu_sel_clks, ARRAY_SIZE(vpu_sel_clks));
84*4882a593Smuzhiyun 	clk[IMX27_CLK_VPU_DIV] = imx_clk_divider("vpu_div", "vpu_sel", CCM_PCDR0, 10, 6);
85*4882a593Smuzhiyun 	clk[IMX27_CLK_USB_DIV] = imx_clk_divider("usb_div", "spll_gate", CCM_CSCR, 28, 3);
86*4882a593Smuzhiyun 	clk[IMX27_CLK_CPU_SEL] = imx_clk_mux("cpu_sel", CCM_CSCR, 15, 1, cpu_sel_clks, ARRAY_SIZE(cpu_sel_clks));
87*4882a593Smuzhiyun 	clk[IMX27_CLK_CLKO_SEL] = imx_clk_mux("clko_sel", CCM_CCSR, 0, 5, clko_sel_clks, ARRAY_SIZE(clko_sel_clks));
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	if (mx27_revision() >= IMX_CHIP_REVISION_2_0)
90*4882a593Smuzhiyun 		clk[IMX27_CLK_CPU_DIV] = imx_clk_divider("cpu_div", "cpu_sel", CCM_CSCR, 12, 2);
91*4882a593Smuzhiyun 	else
92*4882a593Smuzhiyun 		clk[IMX27_CLK_CPU_DIV] = imx_clk_divider("cpu_div", "cpu_sel", CCM_CSCR, 13, 3);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	clk[IMX27_CLK_CLKO_DIV] = imx_clk_divider("clko_div", "clko_sel", CCM_PCDR0, 22, 3);
95*4882a593Smuzhiyun 	clk[IMX27_CLK_SSI1_SEL] = imx_clk_mux("ssi1_sel", CCM_CSCR, 22, 1, ssi_sel_clks, ARRAY_SIZE(ssi_sel_clks));
96*4882a593Smuzhiyun 	clk[IMX27_CLK_SSI2_SEL] = imx_clk_mux("ssi2_sel", CCM_CSCR, 23, 1, ssi_sel_clks, ARRAY_SIZE(ssi_sel_clks));
97*4882a593Smuzhiyun 	clk[IMX27_CLK_SSI1_DIV] = imx_clk_divider("ssi1_div", "ssi1_sel", CCM_PCDR0, 16, 6);
98*4882a593Smuzhiyun 	clk[IMX27_CLK_SSI2_DIV] = imx_clk_divider("ssi2_div", "ssi2_sel", CCM_PCDR0, 26, 6);
99*4882a593Smuzhiyun 	clk[IMX27_CLK_CLKO_EN] = imx_clk_gate("clko_en", "clko_div", CCM_PCCR0, 0);
100*4882a593Smuzhiyun 	clk[IMX27_CLK_SSI2_IPG_GATE] = imx_clk_gate("ssi2_ipg_gate", "ipg", CCM_PCCR0, 0);
101*4882a593Smuzhiyun 	clk[IMX27_CLK_SSI1_IPG_GATE] = imx_clk_gate("ssi1_ipg_gate", "ipg", CCM_PCCR0, 1);
102*4882a593Smuzhiyun 	clk[IMX27_CLK_SLCDC_IPG_GATE] = imx_clk_gate("slcdc_ipg_gate", "ipg", CCM_PCCR0, 2);
103*4882a593Smuzhiyun 	clk[IMX27_CLK_SDHC3_IPG_GATE] = imx_clk_gate("sdhc3_ipg_gate", "ipg", CCM_PCCR0, 3);
104*4882a593Smuzhiyun 	clk[IMX27_CLK_SDHC2_IPG_GATE] = imx_clk_gate("sdhc2_ipg_gate", "ipg", CCM_PCCR0, 4);
105*4882a593Smuzhiyun 	clk[IMX27_CLK_SDHC1_IPG_GATE] = imx_clk_gate("sdhc1_ipg_gate", "ipg", CCM_PCCR0, 5);
106*4882a593Smuzhiyun 	clk[IMX27_CLK_SCC_IPG_GATE] = imx_clk_gate("scc_ipg_gate", "ipg", CCM_PCCR0, 6);
107*4882a593Smuzhiyun 	clk[IMX27_CLK_SAHARA_IPG_GATE] = imx_clk_gate("sahara_ipg_gate", "ipg", CCM_PCCR0, 7);
108*4882a593Smuzhiyun 	clk[IMX27_CLK_RTIC_IPG_GATE] = imx_clk_gate("rtic_ipg_gate", "ipg", CCM_PCCR0, 8);
109*4882a593Smuzhiyun 	clk[IMX27_CLK_RTC_IPG_GATE] = imx_clk_gate("rtc_ipg_gate", "ipg", CCM_PCCR0, 9);
110*4882a593Smuzhiyun 	clk[IMX27_CLK_PWM_IPG_GATE] = imx_clk_gate("pwm_ipg_gate", "ipg", CCM_PCCR0, 11);
111*4882a593Smuzhiyun 	clk[IMX27_CLK_OWIRE_IPG_GATE] = imx_clk_gate("owire_ipg_gate", "ipg", CCM_PCCR0, 12);
112*4882a593Smuzhiyun 	clk[IMX27_CLK_MSHC_IPG_GATE] = imx_clk_gate("mshc_ipg_gate", "ipg", CCM_PCCR0, 13);
113*4882a593Smuzhiyun 	clk[IMX27_CLK_LCDC_IPG_GATE] = imx_clk_gate("lcdc_ipg_gate", "ipg", CCM_PCCR0, 14);
114*4882a593Smuzhiyun 	clk[IMX27_CLK_KPP_IPG_GATE] = imx_clk_gate("kpp_ipg_gate", "ipg", CCM_PCCR0, 15);
115*4882a593Smuzhiyun 	clk[IMX27_CLK_IIM_IPG_GATE] = imx_clk_gate("iim_ipg_gate", "ipg", CCM_PCCR0, 16);
116*4882a593Smuzhiyun 	clk[IMX27_CLK_I2C2_IPG_GATE] = imx_clk_gate("i2c2_ipg_gate", "ipg", CCM_PCCR0, 17);
117*4882a593Smuzhiyun 	clk[IMX27_CLK_I2C1_IPG_GATE] = imx_clk_gate("i2c1_ipg_gate", "ipg", CCM_PCCR0, 18);
118*4882a593Smuzhiyun 	clk[IMX27_CLK_GPT6_IPG_GATE] = imx_clk_gate("gpt6_ipg_gate", "ipg", CCM_PCCR0, 19);
119*4882a593Smuzhiyun 	clk[IMX27_CLK_GPT5_IPG_GATE] = imx_clk_gate("gpt5_ipg_gate", "ipg", CCM_PCCR0, 20);
120*4882a593Smuzhiyun 	clk[IMX27_CLK_GPT4_IPG_GATE] = imx_clk_gate("gpt4_ipg_gate", "ipg", CCM_PCCR0, 21);
121*4882a593Smuzhiyun 	clk[IMX27_CLK_GPT3_IPG_GATE] = imx_clk_gate("gpt3_ipg_gate", "ipg", CCM_PCCR0, 22);
122*4882a593Smuzhiyun 	clk[IMX27_CLK_GPT2_IPG_GATE] = imx_clk_gate("gpt2_ipg_gate", "ipg", CCM_PCCR0, 23);
123*4882a593Smuzhiyun 	clk[IMX27_CLK_GPT1_IPG_GATE] = imx_clk_gate("gpt1_ipg_gate", "ipg", CCM_PCCR0, 24);
124*4882a593Smuzhiyun 	clk[IMX27_CLK_GPIO_IPG_GATE] = imx_clk_gate("gpio_ipg_gate", "ipg", CCM_PCCR0, 25);
125*4882a593Smuzhiyun 	clk[IMX27_CLK_FEC_IPG_GATE] = imx_clk_gate("fec_ipg_gate", "ipg", CCM_PCCR0, 26);
126*4882a593Smuzhiyun 	clk[IMX27_CLK_EMMA_IPG_GATE] = imx_clk_gate("emma_ipg_gate", "ipg", CCM_PCCR0, 27);
127*4882a593Smuzhiyun 	clk[IMX27_CLK_DMA_IPG_GATE] = imx_clk_gate("dma_ipg_gate", "ipg", CCM_PCCR0, 28);
128*4882a593Smuzhiyun 	clk[IMX27_CLK_CSPI3_IPG_GATE] = imx_clk_gate("cspi3_ipg_gate", "ipg", CCM_PCCR0, 29);
129*4882a593Smuzhiyun 	clk[IMX27_CLK_CSPI2_IPG_GATE] = imx_clk_gate("cspi2_ipg_gate", "ipg", CCM_PCCR0, 30);
130*4882a593Smuzhiyun 	clk[IMX27_CLK_CSPI1_IPG_GATE] = imx_clk_gate("cspi1_ipg_gate", "ipg", CCM_PCCR0, 31);
131*4882a593Smuzhiyun 	clk[IMX27_CLK_MSHC_BAUD_GATE] = imx_clk_gate("mshc_baud_gate", "mshc_div", CCM_PCCR1, 2);
132*4882a593Smuzhiyun 	clk[IMX27_CLK_NFC_BAUD_GATE] = imx_clk_gate("nfc_baud_gate", "nfc_div", CCM_PCCR1,  3);
133*4882a593Smuzhiyun 	clk[IMX27_CLK_SSI2_BAUD_GATE] = imx_clk_gate("ssi2_baud_gate", "ssi2_div", CCM_PCCR1,  4);
134*4882a593Smuzhiyun 	clk[IMX27_CLK_SSI1_BAUD_GATE] = imx_clk_gate("ssi1_baud_gate", "ssi1_div", CCM_PCCR1,  5);
135*4882a593Smuzhiyun 	clk[IMX27_CLK_VPU_BAUD_GATE] = imx_clk_gate("vpu_baud_gate", "vpu_div", CCM_PCCR1,  6);
136*4882a593Smuzhiyun 	clk[IMX27_CLK_PER4_GATE] = imx_clk_gate("per4_gate", "per4_div", CCM_PCCR1,  7);
137*4882a593Smuzhiyun 	clk[IMX27_CLK_PER3_GATE] = imx_clk_gate("per3_gate", "per3_div", CCM_PCCR1,  8);
138*4882a593Smuzhiyun 	clk[IMX27_CLK_PER2_GATE] = imx_clk_gate("per2_gate", "per2_div", CCM_PCCR1,  9);
139*4882a593Smuzhiyun 	clk[IMX27_CLK_PER1_GATE] = imx_clk_gate("per1_gate", "per1_div", CCM_PCCR1, 10);
140*4882a593Smuzhiyun 	clk[IMX27_CLK_USB_AHB_GATE] = imx_clk_gate("usb_ahb_gate", "ahb", CCM_PCCR1, 11);
141*4882a593Smuzhiyun 	clk[IMX27_CLK_SLCDC_AHB_GATE] = imx_clk_gate("slcdc_ahb_gate", "ahb", CCM_PCCR1, 12);
142*4882a593Smuzhiyun 	clk[IMX27_CLK_SAHARA_AHB_GATE] = imx_clk_gate("sahara_ahb_gate", "ahb", CCM_PCCR1, 13);
143*4882a593Smuzhiyun 	clk[IMX27_CLK_RTIC_AHB_GATE] = imx_clk_gate("rtic_ahb_gate", "ahb", CCM_PCCR1, 14);
144*4882a593Smuzhiyun 	clk[IMX27_CLK_LCDC_AHB_GATE] = imx_clk_gate("lcdc_ahb_gate", "ahb", CCM_PCCR1, 15);
145*4882a593Smuzhiyun 	clk[IMX27_CLK_VPU_AHB_GATE] = imx_clk_gate("vpu_ahb_gate", "ahb", CCM_PCCR1, 16);
146*4882a593Smuzhiyun 	clk[IMX27_CLK_FEC_AHB_GATE] = imx_clk_gate("fec_ahb_gate", "ahb", CCM_PCCR1, 17);
147*4882a593Smuzhiyun 	clk[IMX27_CLK_EMMA_AHB_GATE] = imx_clk_gate("emma_ahb_gate", "ahb", CCM_PCCR1, 18);
148*4882a593Smuzhiyun 	clk[IMX27_CLK_EMI_AHB_GATE] = imx_clk_gate("emi_ahb_gate", "ahb", CCM_PCCR1, 19);
149*4882a593Smuzhiyun 	clk[IMX27_CLK_DMA_AHB_GATE] = imx_clk_gate("dma_ahb_gate", "ahb", CCM_PCCR1, 20);
150*4882a593Smuzhiyun 	clk[IMX27_CLK_CSI_AHB_GATE] = imx_clk_gate("csi_ahb_gate", "ahb", CCM_PCCR1, 21);
151*4882a593Smuzhiyun 	clk[IMX27_CLK_BROM_AHB_GATE] = imx_clk_gate("brom_ahb_gate", "ahb", CCM_PCCR1, 22);
152*4882a593Smuzhiyun 	clk[IMX27_CLK_ATA_AHB_GATE] = imx_clk_gate("ata_ahb_gate", "ahb", CCM_PCCR1, 23);
153*4882a593Smuzhiyun 	clk[IMX27_CLK_WDOG_IPG_GATE] = imx_clk_gate("wdog_ipg_gate", "ipg", CCM_PCCR1, 24);
154*4882a593Smuzhiyun 	clk[IMX27_CLK_USB_IPG_GATE] = imx_clk_gate("usb_ipg_gate", "ipg", CCM_PCCR1, 25);
155*4882a593Smuzhiyun 	clk[IMX27_CLK_UART6_IPG_GATE] = imx_clk_gate("uart6_ipg_gate", "ipg", CCM_PCCR1, 26);
156*4882a593Smuzhiyun 	clk[IMX27_CLK_UART5_IPG_GATE] = imx_clk_gate("uart5_ipg_gate", "ipg", CCM_PCCR1, 27);
157*4882a593Smuzhiyun 	clk[IMX27_CLK_UART4_IPG_GATE] = imx_clk_gate("uart4_ipg_gate", "ipg", CCM_PCCR1, 28);
158*4882a593Smuzhiyun 	clk[IMX27_CLK_UART3_IPG_GATE] = imx_clk_gate("uart3_ipg_gate", "ipg", CCM_PCCR1, 29);
159*4882a593Smuzhiyun 	clk[IMX27_CLK_UART2_IPG_GATE] = imx_clk_gate("uart2_ipg_gate", "ipg", CCM_PCCR1, 30);
160*4882a593Smuzhiyun 	clk[IMX27_CLK_UART1_IPG_GATE] = imx_clk_gate("uart1_ipg_gate", "ipg", CCM_PCCR1, 31);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	imx_check_clocks(clk, ARRAY_SIZE(clk));
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	clk_register_clkdev(clk[IMX27_CLK_CPU_DIV], NULL, "cpu0");
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	clk_prepare_enable(clk[IMX27_CLK_EMI_AHB_GATE]);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	imx_register_uart_clocks(7);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	imx_print_silicon_rev("i.MX27", mx27_revision());
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
mx27_clocks_init_dt(struct device_node * np)173*4882a593Smuzhiyun static void __init mx27_clocks_init_dt(struct device_node *np)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	struct device_node *refnp;
176*4882a593Smuzhiyun 	u32 fref = 26000000; /* default */
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	for_each_compatible_node(refnp, NULL, "fixed-clock") {
179*4882a593Smuzhiyun 		if (!of_device_is_compatible(refnp, "fsl,imx-osc26m"))
180*4882a593Smuzhiyun 			continue;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 		if (!of_property_read_u32(refnp, "clock-frequency", &fref)) {
183*4882a593Smuzhiyun 			of_node_put(refnp);
184*4882a593Smuzhiyun 			break;
185*4882a593Smuzhiyun 		}
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	ccm = of_iomap(np, 0);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	_mx27_clocks_init(fref);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	clk_data.clks = clk;
193*4882a593Smuzhiyun 	clk_data.clk_num = ARRAY_SIZE(clk);
194*4882a593Smuzhiyun 	of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun CLK_OF_DECLARE(imx27_ccm, "fsl,imx27-ccm", mx27_clocks_init_dt);
197