1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2018 NXP
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/errno.h>
8*4882a593Smuzhiyun #include <linux/export.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/slab.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "clk.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define PCG_PREDIV_SHIFT 16
15*4882a593Smuzhiyun #define PCG_PREDIV_WIDTH 3
16*4882a593Smuzhiyun #define PCG_PREDIV_MAX 8
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define PCG_DIV_SHIFT 0
19*4882a593Smuzhiyun #define PCG_CORE_DIV_WIDTH 3
20*4882a593Smuzhiyun #define PCG_DIV_WIDTH 6
21*4882a593Smuzhiyun #define PCG_DIV_MAX 64
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define PCG_PCS_SHIFT 24
24*4882a593Smuzhiyun #define PCG_PCS_MASK 0x7
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define PCG_CGC_SHIFT 28
27*4882a593Smuzhiyun
imx8m_clk_composite_divider_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)28*4882a593Smuzhiyun static unsigned long imx8m_clk_composite_divider_recalc_rate(struct clk_hw *hw,
29*4882a593Smuzhiyun unsigned long parent_rate)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun struct clk_divider *divider = to_clk_divider(hw);
32*4882a593Smuzhiyun unsigned long prediv_rate;
33*4882a593Smuzhiyun unsigned int prediv_value;
34*4882a593Smuzhiyun unsigned int div_value;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun prediv_value = readl(divider->reg) >> divider->shift;
37*4882a593Smuzhiyun prediv_value &= clk_div_mask(divider->width);
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun prediv_rate = divider_recalc_rate(hw, parent_rate, prediv_value,
40*4882a593Smuzhiyun NULL, divider->flags,
41*4882a593Smuzhiyun divider->width);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun div_value = readl(divider->reg) >> PCG_DIV_SHIFT;
44*4882a593Smuzhiyun div_value &= clk_div_mask(PCG_DIV_WIDTH);
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun return divider_recalc_rate(hw, prediv_rate, div_value, NULL,
47*4882a593Smuzhiyun divider->flags, PCG_DIV_WIDTH);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
imx8m_clk_composite_compute_dividers(unsigned long rate,unsigned long parent_rate,int * prediv,int * postdiv)50*4882a593Smuzhiyun static int imx8m_clk_composite_compute_dividers(unsigned long rate,
51*4882a593Smuzhiyun unsigned long parent_rate,
52*4882a593Smuzhiyun int *prediv, int *postdiv)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun int div1, div2;
55*4882a593Smuzhiyun int error = INT_MAX;
56*4882a593Smuzhiyun int ret = -EINVAL;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun *prediv = 1;
59*4882a593Smuzhiyun *postdiv = 1;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun for (div1 = 1; div1 <= PCG_PREDIV_MAX; div1++) {
62*4882a593Smuzhiyun for (div2 = 1; div2 <= PCG_DIV_MAX; div2++) {
63*4882a593Smuzhiyun int new_error = ((parent_rate / div1) / div2) - rate;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun if (abs(new_error) < abs(error)) {
66*4882a593Smuzhiyun *prediv = div1;
67*4882a593Smuzhiyun *postdiv = div2;
68*4882a593Smuzhiyun error = new_error;
69*4882a593Smuzhiyun ret = 0;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun return ret;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
imx8m_clk_composite_divider_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)76*4882a593Smuzhiyun static long imx8m_clk_composite_divider_round_rate(struct clk_hw *hw,
77*4882a593Smuzhiyun unsigned long rate,
78*4882a593Smuzhiyun unsigned long *prate)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun int prediv_value;
81*4882a593Smuzhiyun int div_value;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun imx8m_clk_composite_compute_dividers(rate, *prate,
84*4882a593Smuzhiyun &prediv_value, &div_value);
85*4882a593Smuzhiyun rate = DIV_ROUND_UP(*prate, prediv_value);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun return DIV_ROUND_UP(rate, div_value);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
imx8m_clk_composite_divider_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)91*4882a593Smuzhiyun static int imx8m_clk_composite_divider_set_rate(struct clk_hw *hw,
92*4882a593Smuzhiyun unsigned long rate,
93*4882a593Smuzhiyun unsigned long parent_rate)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun struct clk_divider *divider = to_clk_divider(hw);
96*4882a593Smuzhiyun unsigned long flags;
97*4882a593Smuzhiyun int prediv_value;
98*4882a593Smuzhiyun int div_value;
99*4882a593Smuzhiyun int ret;
100*4882a593Smuzhiyun u32 val;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun ret = imx8m_clk_composite_compute_dividers(rate, parent_rate,
103*4882a593Smuzhiyun &prediv_value, &div_value);
104*4882a593Smuzhiyun if (ret)
105*4882a593Smuzhiyun return -EINVAL;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun spin_lock_irqsave(divider->lock, flags);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun val = readl(divider->reg);
110*4882a593Smuzhiyun val &= ~((clk_div_mask(divider->width) << divider->shift) |
111*4882a593Smuzhiyun (clk_div_mask(PCG_DIV_WIDTH) << PCG_DIV_SHIFT));
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun val |= (u32)(prediv_value - 1) << divider->shift;
114*4882a593Smuzhiyun val |= (u32)(div_value - 1) << PCG_DIV_SHIFT;
115*4882a593Smuzhiyun writel(val, divider->reg);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun spin_unlock_irqrestore(divider->lock, flags);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return ret;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun static const struct clk_ops imx8m_clk_composite_divider_ops = {
123*4882a593Smuzhiyun .recalc_rate = imx8m_clk_composite_divider_recalc_rate,
124*4882a593Smuzhiyun .round_rate = imx8m_clk_composite_divider_round_rate,
125*4882a593Smuzhiyun .set_rate = imx8m_clk_composite_divider_set_rate,
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
imx8m_clk_composite_mux_get_parent(struct clk_hw * hw)128*4882a593Smuzhiyun static u8 imx8m_clk_composite_mux_get_parent(struct clk_hw *hw)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun return clk_mux_ops.get_parent(hw);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
imx8m_clk_composite_mux_set_parent(struct clk_hw * hw,u8 index)133*4882a593Smuzhiyun static int imx8m_clk_composite_mux_set_parent(struct clk_hw *hw, u8 index)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun struct clk_mux *mux = to_clk_mux(hw);
136*4882a593Smuzhiyun u32 val = clk_mux_index_to_val(mux->table, mux->flags, index);
137*4882a593Smuzhiyun unsigned long flags = 0;
138*4882a593Smuzhiyun u32 reg;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun if (mux->lock)
141*4882a593Smuzhiyun spin_lock_irqsave(mux->lock, flags);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun reg = readl(mux->reg);
144*4882a593Smuzhiyun reg &= ~(mux->mask << mux->shift);
145*4882a593Smuzhiyun val = val << mux->shift;
146*4882a593Smuzhiyun reg |= val;
147*4882a593Smuzhiyun /*
148*4882a593Smuzhiyun * write twice to make sure non-target interface
149*4882a593Smuzhiyun * SEL_A/B point the same clk input.
150*4882a593Smuzhiyun */
151*4882a593Smuzhiyun writel(reg, mux->reg);
152*4882a593Smuzhiyun writel(reg, mux->reg);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun if (mux->lock)
155*4882a593Smuzhiyun spin_unlock_irqrestore(mux->lock, flags);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return 0;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun static int
imx8m_clk_composite_mux_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)161*4882a593Smuzhiyun imx8m_clk_composite_mux_determine_rate(struct clk_hw *hw,
162*4882a593Smuzhiyun struct clk_rate_request *req)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun return clk_mux_ops.determine_rate(hw, req);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun static const struct clk_ops imx8m_clk_composite_mux_ops = {
169*4882a593Smuzhiyun .get_parent = imx8m_clk_composite_mux_get_parent,
170*4882a593Smuzhiyun .set_parent = imx8m_clk_composite_mux_set_parent,
171*4882a593Smuzhiyun .determine_rate = imx8m_clk_composite_mux_determine_rate,
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
imx8m_clk_hw_composite_flags(const char * name,const char * const * parent_names,int num_parents,void __iomem * reg,u32 composite_flags,unsigned long flags)174*4882a593Smuzhiyun struct clk_hw *imx8m_clk_hw_composite_flags(const char *name,
175*4882a593Smuzhiyun const char * const *parent_names,
176*4882a593Smuzhiyun int num_parents, void __iomem *reg,
177*4882a593Smuzhiyun u32 composite_flags,
178*4882a593Smuzhiyun unsigned long flags)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun struct clk_hw *hw = ERR_PTR(-ENOMEM), *mux_hw;
181*4882a593Smuzhiyun struct clk_hw *div_hw, *gate_hw;
182*4882a593Smuzhiyun struct clk_divider *div = NULL;
183*4882a593Smuzhiyun struct clk_gate *gate = NULL;
184*4882a593Smuzhiyun struct clk_mux *mux = NULL;
185*4882a593Smuzhiyun const struct clk_ops *divider_ops;
186*4882a593Smuzhiyun const struct clk_ops *mux_ops;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun mux = kzalloc(sizeof(*mux), GFP_KERNEL);
189*4882a593Smuzhiyun if (!mux)
190*4882a593Smuzhiyun goto fail;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun mux_hw = &mux->hw;
193*4882a593Smuzhiyun mux->reg = reg;
194*4882a593Smuzhiyun mux->shift = PCG_PCS_SHIFT;
195*4882a593Smuzhiyun mux->mask = PCG_PCS_MASK;
196*4882a593Smuzhiyun mux->lock = &imx_ccm_lock;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun div = kzalloc(sizeof(*div), GFP_KERNEL);
199*4882a593Smuzhiyun if (!div)
200*4882a593Smuzhiyun goto fail;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun div_hw = &div->hw;
203*4882a593Smuzhiyun div->reg = reg;
204*4882a593Smuzhiyun if (composite_flags & IMX_COMPOSITE_CORE) {
205*4882a593Smuzhiyun div->shift = PCG_DIV_SHIFT;
206*4882a593Smuzhiyun div->width = PCG_CORE_DIV_WIDTH;
207*4882a593Smuzhiyun divider_ops = &clk_divider_ops;
208*4882a593Smuzhiyun mux_ops = &imx8m_clk_composite_mux_ops;
209*4882a593Smuzhiyun } else if (composite_flags & IMX_COMPOSITE_BUS) {
210*4882a593Smuzhiyun div->shift = PCG_PREDIV_SHIFT;
211*4882a593Smuzhiyun div->width = PCG_PREDIV_WIDTH;
212*4882a593Smuzhiyun divider_ops = &imx8m_clk_composite_divider_ops;
213*4882a593Smuzhiyun mux_ops = &imx8m_clk_composite_mux_ops;
214*4882a593Smuzhiyun } else {
215*4882a593Smuzhiyun div->shift = PCG_PREDIV_SHIFT;
216*4882a593Smuzhiyun div->width = PCG_PREDIV_WIDTH;
217*4882a593Smuzhiyun divider_ops = &imx8m_clk_composite_divider_ops;
218*4882a593Smuzhiyun mux_ops = &clk_mux_ops;
219*4882a593Smuzhiyun if (!(composite_flags & IMX_COMPOSITE_FW_MANAGED))
220*4882a593Smuzhiyun flags |= CLK_SET_PARENT_GATE;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun div->lock = &imx_ccm_lock;
224*4882a593Smuzhiyun div->flags = CLK_DIVIDER_ROUND_CLOSEST;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun gate = kzalloc(sizeof(*gate), GFP_KERNEL);
227*4882a593Smuzhiyun if (!gate)
228*4882a593Smuzhiyun goto fail;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun gate_hw = &gate->hw;
231*4882a593Smuzhiyun gate->reg = reg;
232*4882a593Smuzhiyun gate->bit_idx = PCG_CGC_SHIFT;
233*4882a593Smuzhiyun gate->lock = &imx_ccm_lock;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun hw = clk_hw_register_composite(NULL, name, parent_names, num_parents,
236*4882a593Smuzhiyun mux_hw, mux_ops, div_hw,
237*4882a593Smuzhiyun divider_ops, gate_hw, &clk_gate_ops, flags);
238*4882a593Smuzhiyun if (IS_ERR(hw))
239*4882a593Smuzhiyun goto fail;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun return hw;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun fail:
244*4882a593Smuzhiyun kfree(gate);
245*4882a593Smuzhiyun kfree(div);
246*4882a593Smuzhiyun kfree(mux);
247*4882a593Smuzhiyun return ERR_CAST(hw);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(imx8m_clk_hw_composite_flags);
250