1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014 Linaro Ltd.
4*4882a593Smuzhiyun * Copyright (c) 2014 Hisilicon Limited.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/of_address.h>
8*4882a593Smuzhiyun #include <dt-bindings/clock/hix5hd2-clock.h>
9*4882a593Smuzhiyun #include <linux/slab.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include "clk.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun static struct hisi_fixed_rate_clock hix5hd2_fixed_rate_clks[] __initdata = {
14*4882a593Smuzhiyun { HIX5HD2_FIXED_1200M, "1200m", NULL, 0, 1200000000, },
15*4882a593Smuzhiyun { HIX5HD2_FIXED_400M, "400m", NULL, 0, 400000000, },
16*4882a593Smuzhiyun { HIX5HD2_FIXED_48M, "48m", NULL, 0, 48000000, },
17*4882a593Smuzhiyun { HIX5HD2_FIXED_24M, "24m", NULL, 0, 24000000, },
18*4882a593Smuzhiyun { HIX5HD2_FIXED_600M, "600m", NULL, 0, 600000000, },
19*4882a593Smuzhiyun { HIX5HD2_FIXED_300M, "300m", NULL, 0, 300000000, },
20*4882a593Smuzhiyun { HIX5HD2_FIXED_75M, "75m", NULL, 0, 75000000, },
21*4882a593Smuzhiyun { HIX5HD2_FIXED_200M, "200m", NULL, 0, 200000000, },
22*4882a593Smuzhiyun { HIX5HD2_FIXED_100M, "100m", NULL, 0, 100000000, },
23*4882a593Smuzhiyun { HIX5HD2_FIXED_40M, "40m", NULL, 0, 40000000, },
24*4882a593Smuzhiyun { HIX5HD2_FIXED_150M, "150m", NULL, 0, 150000000, },
25*4882a593Smuzhiyun { HIX5HD2_FIXED_1728M, "1728m", NULL, 0, 1728000000, },
26*4882a593Smuzhiyun { HIX5HD2_FIXED_28P8M, "28p8m", NULL, 0, 28000000, },
27*4882a593Smuzhiyun { HIX5HD2_FIXED_432M, "432m", NULL, 0, 432000000, },
28*4882a593Smuzhiyun { HIX5HD2_FIXED_345P6M, "345p6m", NULL, 0, 345000000, },
29*4882a593Smuzhiyun { HIX5HD2_FIXED_288M, "288m", NULL, 0, 288000000, },
30*4882a593Smuzhiyun { HIX5HD2_FIXED_60M, "60m", NULL, 0, 60000000, },
31*4882a593Smuzhiyun { HIX5HD2_FIXED_750M, "750m", NULL, 0, 750000000, },
32*4882a593Smuzhiyun { HIX5HD2_FIXED_500M, "500m", NULL, 0, 500000000, },
33*4882a593Smuzhiyun { HIX5HD2_FIXED_54M, "54m", NULL, 0, 54000000, },
34*4882a593Smuzhiyun { HIX5HD2_FIXED_27M, "27m", NULL, 0, 27000000, },
35*4882a593Smuzhiyun { HIX5HD2_FIXED_1500M, "1500m", NULL, 0, 1500000000, },
36*4882a593Smuzhiyun { HIX5HD2_FIXED_375M, "375m", NULL, 0, 375000000, },
37*4882a593Smuzhiyun { HIX5HD2_FIXED_187M, "187m", NULL, 0, 187000000, },
38*4882a593Smuzhiyun { HIX5HD2_FIXED_250M, "250m", NULL, 0, 250000000, },
39*4882a593Smuzhiyun { HIX5HD2_FIXED_125M, "125m", NULL, 0, 125000000, },
40*4882a593Smuzhiyun { HIX5HD2_FIXED_2P02M, "2m", NULL, 0, 2000000, },
41*4882a593Smuzhiyun { HIX5HD2_FIXED_50M, "50m", NULL, 0, 50000000, },
42*4882a593Smuzhiyun { HIX5HD2_FIXED_25M, "25m", NULL, 0, 25000000, },
43*4882a593Smuzhiyun { HIX5HD2_FIXED_83M, "83m", NULL, 0, 83333333, },
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static const char *const sfc_mux_p[] __initconst = {
47*4882a593Smuzhiyun "24m", "150m", "200m", "100m", "75m", };
48*4882a593Smuzhiyun static u32 sfc_mux_table[] = {0, 4, 5, 6, 7};
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static const char *const sdio_mux_p[] __initconst = {
51*4882a593Smuzhiyun "75m", "100m", "50m", "15m", };
52*4882a593Smuzhiyun static u32 sdio_mux_table[] = {0, 1, 2, 3};
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun static const char *const fephy_mux_p[] __initconst = { "25m", "125m"};
55*4882a593Smuzhiyun static u32 fephy_mux_table[] = {0, 1};
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun static struct hisi_mux_clock hix5hd2_mux_clks[] __initdata = {
59*4882a593Smuzhiyun { HIX5HD2_SFC_MUX, "sfc_mux", sfc_mux_p, ARRAY_SIZE(sfc_mux_p),
60*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x5c, 8, 3, 0, sfc_mux_table, },
61*4882a593Smuzhiyun { HIX5HD2_MMC_MUX, "mmc_mux", sdio_mux_p, ARRAY_SIZE(sdio_mux_p),
62*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xa0, 8, 2, 0, sdio_mux_table, },
63*4882a593Smuzhiyun { HIX5HD2_SD_MUX, "sd_mux", sdio_mux_p, ARRAY_SIZE(sdio_mux_p),
64*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x9c, 8, 2, 0, sdio_mux_table, },
65*4882a593Smuzhiyun { HIX5HD2_FEPHY_MUX, "fephy_mux",
66*4882a593Smuzhiyun fephy_mux_p, ARRAY_SIZE(fephy_mux_p),
67*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x120, 8, 2, 0, fephy_mux_table, },
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun static struct hisi_gate_clock hix5hd2_gate_clks[] __initdata = {
71*4882a593Smuzhiyun /* sfc */
72*4882a593Smuzhiyun { HIX5HD2_SFC_CLK, "clk_sfc", "sfc_mux",
73*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x5c, 0, 0, },
74*4882a593Smuzhiyun { HIX5HD2_SFC_RST, "rst_sfc", "clk_sfc",
75*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x5c, 4, CLK_GATE_SET_TO_DISABLE, },
76*4882a593Smuzhiyun /* sdio0 */
77*4882a593Smuzhiyun { HIX5HD2_SD_BIU_CLK, "clk_sd_biu", "200m",
78*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x9c, 0, 0, },
79*4882a593Smuzhiyun { HIX5HD2_SD_CIU_CLK, "clk_sd_ciu", "sd_mux",
80*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x9c, 1, 0, },
81*4882a593Smuzhiyun { HIX5HD2_SD_CIU_RST, "rst_sd_ciu", "clk_sd_ciu",
82*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x9c, 4, CLK_GATE_SET_TO_DISABLE, },
83*4882a593Smuzhiyun /* sdio1 */
84*4882a593Smuzhiyun { HIX5HD2_MMC_BIU_CLK, "clk_mmc_biu", "200m",
85*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xa0, 0, 0, },
86*4882a593Smuzhiyun { HIX5HD2_MMC_CIU_CLK, "clk_mmc_ciu", "mmc_mux",
87*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xa0, 1, 0, },
88*4882a593Smuzhiyun { HIX5HD2_MMC_CIU_RST, "rst_mmc_ciu", "clk_mmc_ciu",
89*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xa0, 4, CLK_GATE_SET_TO_DISABLE, },
90*4882a593Smuzhiyun /* gsf */
91*4882a593Smuzhiyun { HIX5HD2_FWD_BUS_CLK, "clk_fwd_bus", NULL, 0, 0xcc, 0, 0, },
92*4882a593Smuzhiyun { HIX5HD2_FWD_SYS_CLK, "clk_fwd_sys", "clk_fwd_bus", 0, 0xcc, 5, 0, },
93*4882a593Smuzhiyun { HIX5HD2_MAC0_PHY_CLK, "clk_fephy", "clk_fwd_sys",
94*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x120, 0, 0, },
95*4882a593Smuzhiyun /* wdg0 */
96*4882a593Smuzhiyun { HIX5HD2_WDG0_CLK, "clk_wdg0", "24m",
97*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x178, 0, 0, },
98*4882a593Smuzhiyun { HIX5HD2_WDG0_RST, "rst_wdg0", "clk_wdg0",
99*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x178, 4, CLK_GATE_SET_TO_DISABLE, },
100*4882a593Smuzhiyun /* I2C */
101*4882a593Smuzhiyun {HIX5HD2_I2C0_CLK, "clk_i2c0", "100m",
102*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x06c, 4, 0, },
103*4882a593Smuzhiyun {HIX5HD2_I2C0_RST, "rst_i2c0", "clk_i2c0",
104*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x06c, 5, CLK_GATE_SET_TO_DISABLE, },
105*4882a593Smuzhiyun {HIX5HD2_I2C1_CLK, "clk_i2c1", "100m",
106*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x06c, 8, 0, },
107*4882a593Smuzhiyun {HIX5HD2_I2C1_RST, "rst_i2c1", "clk_i2c1",
108*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x06c, 9, CLK_GATE_SET_TO_DISABLE, },
109*4882a593Smuzhiyun {HIX5HD2_I2C2_CLK, "clk_i2c2", "100m",
110*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x06c, 12, 0, },
111*4882a593Smuzhiyun {HIX5HD2_I2C2_RST, "rst_i2c2", "clk_i2c2",
112*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x06c, 13, CLK_GATE_SET_TO_DISABLE, },
113*4882a593Smuzhiyun {HIX5HD2_I2C3_CLK, "clk_i2c3", "100m",
114*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x06c, 16, 0, },
115*4882a593Smuzhiyun {HIX5HD2_I2C3_RST, "rst_i2c3", "clk_i2c3",
116*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x06c, 17, CLK_GATE_SET_TO_DISABLE, },
117*4882a593Smuzhiyun {HIX5HD2_I2C4_CLK, "clk_i2c4", "100m",
118*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x06c, 20, 0, },
119*4882a593Smuzhiyun {HIX5HD2_I2C4_RST, "rst_i2c4", "clk_i2c4",
120*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x06c, 21, CLK_GATE_SET_TO_DISABLE, },
121*4882a593Smuzhiyun {HIX5HD2_I2C5_CLK, "clk_i2c5", "100m",
122*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x06c, 0, 0, },
123*4882a593Smuzhiyun {HIX5HD2_I2C5_RST, "rst_i2c5", "clk_i2c5",
124*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x06c, 1, CLK_GATE_SET_TO_DISABLE, },
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun enum hix5hd2_clk_type {
128*4882a593Smuzhiyun TYPE_COMPLEX,
129*4882a593Smuzhiyun TYPE_ETHER,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun struct hix5hd2_complex_clock {
133*4882a593Smuzhiyun const char *name;
134*4882a593Smuzhiyun const char *parent_name;
135*4882a593Smuzhiyun u32 id;
136*4882a593Smuzhiyun u32 ctrl_reg;
137*4882a593Smuzhiyun u32 ctrl_clk_mask;
138*4882a593Smuzhiyun u32 ctrl_rst_mask;
139*4882a593Smuzhiyun u32 phy_reg;
140*4882a593Smuzhiyun u32 phy_clk_mask;
141*4882a593Smuzhiyun u32 phy_rst_mask;
142*4882a593Smuzhiyun enum hix5hd2_clk_type type;
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun struct hix5hd2_clk_complex {
146*4882a593Smuzhiyun struct clk_hw hw;
147*4882a593Smuzhiyun u32 id;
148*4882a593Smuzhiyun void __iomem *ctrl_reg;
149*4882a593Smuzhiyun u32 ctrl_clk_mask;
150*4882a593Smuzhiyun u32 ctrl_rst_mask;
151*4882a593Smuzhiyun void __iomem *phy_reg;
152*4882a593Smuzhiyun u32 phy_clk_mask;
153*4882a593Smuzhiyun u32 phy_rst_mask;
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun static struct hix5hd2_complex_clock hix5hd2_complex_clks[] __initdata = {
157*4882a593Smuzhiyun {"clk_mac0", "clk_fephy", HIX5HD2_MAC0_CLK,
158*4882a593Smuzhiyun 0xcc, 0xa, 0x500, 0x120, 0, 0x10, TYPE_ETHER},
159*4882a593Smuzhiyun {"clk_mac1", "clk_fwd_sys", HIX5HD2_MAC1_CLK,
160*4882a593Smuzhiyun 0xcc, 0x14, 0xa00, 0x168, 0x2, 0, TYPE_ETHER},
161*4882a593Smuzhiyun {"clk_sata", NULL, HIX5HD2_SATA_CLK,
162*4882a593Smuzhiyun 0xa8, 0x1f, 0x300, 0xac, 0x1, 0x0, TYPE_COMPLEX},
163*4882a593Smuzhiyun {"clk_usb", NULL, HIX5HD2_USB_CLK,
164*4882a593Smuzhiyun 0xb8, 0xff, 0x3f000, 0xbc, 0x7, 0x3f00, TYPE_COMPLEX},
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #define to_complex_clk(_hw) container_of(_hw, struct hix5hd2_clk_complex, hw)
168*4882a593Smuzhiyun
clk_ether_prepare(struct clk_hw * hw)169*4882a593Smuzhiyun static int clk_ether_prepare(struct clk_hw *hw)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun struct hix5hd2_clk_complex *clk = to_complex_clk(hw);
172*4882a593Smuzhiyun u32 val;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun val = readl_relaxed(clk->ctrl_reg);
175*4882a593Smuzhiyun val |= clk->ctrl_clk_mask | clk->ctrl_rst_mask;
176*4882a593Smuzhiyun writel_relaxed(val, clk->ctrl_reg);
177*4882a593Smuzhiyun val &= ~(clk->ctrl_rst_mask);
178*4882a593Smuzhiyun writel_relaxed(val, clk->ctrl_reg);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun val = readl_relaxed(clk->phy_reg);
181*4882a593Smuzhiyun val |= clk->phy_clk_mask;
182*4882a593Smuzhiyun val &= ~(clk->phy_rst_mask);
183*4882a593Smuzhiyun writel_relaxed(val, clk->phy_reg);
184*4882a593Smuzhiyun mdelay(10);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun val &= ~(clk->phy_clk_mask);
187*4882a593Smuzhiyun val |= clk->phy_rst_mask;
188*4882a593Smuzhiyun writel_relaxed(val, clk->phy_reg);
189*4882a593Smuzhiyun mdelay(10);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun val |= clk->phy_clk_mask;
192*4882a593Smuzhiyun val &= ~(clk->phy_rst_mask);
193*4882a593Smuzhiyun writel_relaxed(val, clk->phy_reg);
194*4882a593Smuzhiyun mdelay(30);
195*4882a593Smuzhiyun return 0;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
clk_ether_unprepare(struct clk_hw * hw)198*4882a593Smuzhiyun static void clk_ether_unprepare(struct clk_hw *hw)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun struct hix5hd2_clk_complex *clk = to_complex_clk(hw);
201*4882a593Smuzhiyun u32 val;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun val = readl_relaxed(clk->ctrl_reg);
204*4882a593Smuzhiyun val &= ~(clk->ctrl_clk_mask);
205*4882a593Smuzhiyun writel_relaxed(val, clk->ctrl_reg);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun static const struct clk_ops clk_ether_ops = {
209*4882a593Smuzhiyun .prepare = clk_ether_prepare,
210*4882a593Smuzhiyun .unprepare = clk_ether_unprepare,
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun
clk_complex_enable(struct clk_hw * hw)213*4882a593Smuzhiyun static int clk_complex_enable(struct clk_hw *hw)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun struct hix5hd2_clk_complex *clk = to_complex_clk(hw);
216*4882a593Smuzhiyun u32 val;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun val = readl_relaxed(clk->ctrl_reg);
219*4882a593Smuzhiyun val |= clk->ctrl_clk_mask;
220*4882a593Smuzhiyun val &= ~(clk->ctrl_rst_mask);
221*4882a593Smuzhiyun writel_relaxed(val, clk->ctrl_reg);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun val = readl_relaxed(clk->phy_reg);
224*4882a593Smuzhiyun val |= clk->phy_clk_mask;
225*4882a593Smuzhiyun val &= ~(clk->phy_rst_mask);
226*4882a593Smuzhiyun writel_relaxed(val, clk->phy_reg);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun return 0;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
clk_complex_disable(struct clk_hw * hw)231*4882a593Smuzhiyun static void clk_complex_disable(struct clk_hw *hw)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun struct hix5hd2_clk_complex *clk = to_complex_clk(hw);
234*4882a593Smuzhiyun u32 val;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun val = readl_relaxed(clk->ctrl_reg);
237*4882a593Smuzhiyun val |= clk->ctrl_rst_mask;
238*4882a593Smuzhiyun val &= ~(clk->ctrl_clk_mask);
239*4882a593Smuzhiyun writel_relaxed(val, clk->ctrl_reg);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun val = readl_relaxed(clk->phy_reg);
242*4882a593Smuzhiyun val |= clk->phy_rst_mask;
243*4882a593Smuzhiyun val &= ~(clk->phy_clk_mask);
244*4882a593Smuzhiyun writel_relaxed(val, clk->phy_reg);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun static const struct clk_ops clk_complex_ops = {
248*4882a593Smuzhiyun .enable = clk_complex_enable,
249*4882a593Smuzhiyun .disable = clk_complex_disable,
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun static void __init
hix5hd2_clk_register_complex(struct hix5hd2_complex_clock * clks,int nums,struct hisi_clock_data * data)253*4882a593Smuzhiyun hix5hd2_clk_register_complex(struct hix5hd2_complex_clock *clks, int nums,
254*4882a593Smuzhiyun struct hisi_clock_data *data)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun void __iomem *base = data->base;
257*4882a593Smuzhiyun int i;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun for (i = 0; i < nums; i++) {
260*4882a593Smuzhiyun struct hix5hd2_clk_complex *p_clk;
261*4882a593Smuzhiyun struct clk *clk;
262*4882a593Smuzhiyun struct clk_init_data init;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun p_clk = kzalloc(sizeof(*p_clk), GFP_KERNEL);
265*4882a593Smuzhiyun if (!p_clk)
266*4882a593Smuzhiyun return;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun init.name = clks[i].name;
269*4882a593Smuzhiyun if (clks[i].type == TYPE_ETHER)
270*4882a593Smuzhiyun init.ops = &clk_ether_ops;
271*4882a593Smuzhiyun else
272*4882a593Smuzhiyun init.ops = &clk_complex_ops;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun init.flags = 0;
275*4882a593Smuzhiyun init.parent_names =
276*4882a593Smuzhiyun (clks[i].parent_name ? &clks[i].parent_name : NULL);
277*4882a593Smuzhiyun init.num_parents = (clks[i].parent_name ? 1 : 0);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun p_clk->ctrl_reg = base + clks[i].ctrl_reg;
280*4882a593Smuzhiyun p_clk->ctrl_clk_mask = clks[i].ctrl_clk_mask;
281*4882a593Smuzhiyun p_clk->ctrl_rst_mask = clks[i].ctrl_rst_mask;
282*4882a593Smuzhiyun p_clk->phy_reg = base + clks[i].phy_reg;
283*4882a593Smuzhiyun p_clk->phy_clk_mask = clks[i].phy_clk_mask;
284*4882a593Smuzhiyun p_clk->phy_rst_mask = clks[i].phy_rst_mask;
285*4882a593Smuzhiyun p_clk->hw.init = &init;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun clk = clk_register(NULL, &p_clk->hw);
288*4882a593Smuzhiyun if (IS_ERR(clk)) {
289*4882a593Smuzhiyun kfree(p_clk);
290*4882a593Smuzhiyun pr_err("%s: failed to register clock %s\n",
291*4882a593Smuzhiyun __func__, clks[i].name);
292*4882a593Smuzhiyun continue;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun data->clk_data.clks[clks[i].id] = clk;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
hix5hd2_clk_init(struct device_node * np)299*4882a593Smuzhiyun static void __init hix5hd2_clk_init(struct device_node *np)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun struct hisi_clock_data *clk_data;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun clk_data = hisi_clk_init(np, HIX5HD2_NR_CLKS);
304*4882a593Smuzhiyun if (!clk_data)
305*4882a593Smuzhiyun return;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun hisi_clk_register_fixed_rate(hix5hd2_fixed_rate_clks,
308*4882a593Smuzhiyun ARRAY_SIZE(hix5hd2_fixed_rate_clks),
309*4882a593Smuzhiyun clk_data);
310*4882a593Smuzhiyun hisi_clk_register_mux(hix5hd2_mux_clks, ARRAY_SIZE(hix5hd2_mux_clks),
311*4882a593Smuzhiyun clk_data);
312*4882a593Smuzhiyun hisi_clk_register_gate(hix5hd2_gate_clks,
313*4882a593Smuzhiyun ARRAY_SIZE(hix5hd2_gate_clks), clk_data);
314*4882a593Smuzhiyun hix5hd2_clk_register_complex(hix5hd2_complex_clks,
315*4882a593Smuzhiyun ARRAY_SIZE(hix5hd2_complex_clks),
316*4882a593Smuzhiyun clk_data);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun CLK_OF_DECLARE(hix5hd2_clk, "hisilicon,hix5hd2-clock", hix5hd2_clk_init);
320