xref: /OK3568_Linux_fs/kernel/drivers/clk/hisilicon/clk-hi3670.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2001-2021, Huawei Tech. Co., Ltd.
4*4882a593Smuzhiyun  * Author: chenjun <chenjun14@huawei.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (c) 2018, Linaro Ltd.
7*4882a593Smuzhiyun  * Author: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <dt-bindings/clock/hi3670-clock.h>
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include "clk.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun static const struct hisi_fixed_rate_clock hi3670_fixed_rate_clks[] = {
17*4882a593Smuzhiyun 	{ HI3670_CLKIN_SYS, "clkin_sys", NULL, 0, 19200000, },
18*4882a593Smuzhiyun 	{ HI3670_CLKIN_REF, "clkin_ref", NULL, 0, 32764, },
19*4882a593Smuzhiyun 	{ HI3670_CLK_FLL_SRC, "clk_fll_src", NULL, 0, 134400000, },
20*4882a593Smuzhiyun 	{ HI3670_CLK_PPLL0, "clk_ppll0", NULL, 0, 1660000000, },
21*4882a593Smuzhiyun 	{ HI3670_CLK_PPLL1, "clk_ppll1", NULL, 0, 1866000000, },
22*4882a593Smuzhiyun 	{ HI3670_CLK_PPLL2, "clk_ppll2", NULL, 0, 1920000000, },
23*4882a593Smuzhiyun 	{ HI3670_CLK_PPLL3, "clk_ppll3", NULL, 0, 1200000000, },
24*4882a593Smuzhiyun 	{ HI3670_CLK_PPLL4, "clk_ppll4", NULL, 0, 900000000, },
25*4882a593Smuzhiyun 	{ HI3670_CLK_PPLL6, "clk_ppll6", NULL, 0, 393216000, },
26*4882a593Smuzhiyun 	{ HI3670_CLK_PPLL7, "clk_ppll7", NULL, 0, 1008000000, },
27*4882a593Smuzhiyun 	{ HI3670_CLK_PPLL_PCIE, "clk_ppll_pcie", NULL, 0, 100000000, },
28*4882a593Smuzhiyun 	{ HI3670_CLK_PCIEPLL_REV, "clk_pciepll_rev", NULL, 0, 100000000, },
29*4882a593Smuzhiyun 	{ HI3670_CLK_SCPLL, "clk_scpll", NULL, 0, 245760000, },
30*4882a593Smuzhiyun 	{ HI3670_PCLK, "pclk", NULL, 0, 20000000, },
31*4882a593Smuzhiyun 	{ HI3670_CLK_UART0_DBG, "clk_uart0_dbg", NULL, 0, 19200000, },
32*4882a593Smuzhiyun 	{ HI3670_CLK_UART6, "clk_uart6", NULL, 0, 19200000, },
33*4882a593Smuzhiyun 	{ HI3670_OSC32K, "osc32k", NULL, 0, 32764, },
34*4882a593Smuzhiyun 	{ HI3670_OSC19M, "osc19m", NULL, 0, 19200000, },
35*4882a593Smuzhiyun 	{ HI3670_CLK_480M, "clk_480m", NULL, 0, 480000000, },
36*4882a593Smuzhiyun 	{ HI3670_CLK_INVALID, "clk_invalid", NULL, 0, 10000000, },
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* crgctrl */
40*4882a593Smuzhiyun static const struct hisi_fixed_factor_clock hi3670_crg_fixed_factor_clks[] = {
41*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_SYSBUS, "clk_div_sysbus", "clk_mux_sysbus",
42*4882a593Smuzhiyun 	  1, 7, 0, },
43*4882a593Smuzhiyun 	{ HI3670_CLK_FACTOR_MMC, "clk_factor_mmc", "clkin_sys",
44*4882a593Smuzhiyun 	  1, 6, 0, },
45*4882a593Smuzhiyun 	{ HI3670_CLK_SD_SYS, "clk_sd_sys", "clk_sd_sys_gt",
46*4882a593Smuzhiyun 	  1, 6, 0, },
47*4882a593Smuzhiyun 	{ HI3670_CLK_SDIO_SYS, "clk_sdio_sys", "clk_sdio_sys_gt",
48*4882a593Smuzhiyun 	  1, 6, 0, },
49*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_A53HPM, "clk_div_a53hpm", "clk_a53hpm_andgt",
50*4882a593Smuzhiyun 	  1, 4, 0, },
51*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_320M, "clk_div_320m", "clk_320m_pll_gt",
52*4882a593Smuzhiyun 	  1, 5, 0, },
53*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_UART0, "pclk_gate_uart0", "clk_mux_uartl",
54*4882a593Smuzhiyun 	  1, 1, 0, },
55*4882a593Smuzhiyun 	{ HI3670_CLK_FACTOR_UART0, "clk_factor_uart0", "clk_mux_uart0",
56*4882a593Smuzhiyun 	  1, 1, 0, },
57*4882a593Smuzhiyun 	{ HI3670_CLK_FACTOR_USB3PHY_PLL, "clk_factor_usb3phy_pll", "clk_ppll0",
58*4882a593Smuzhiyun 	  1, 60, 0, },
59*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_ABB_USB, "clk_gate_abb_usb", "clk_gate_usb_tcxo_en",
60*4882a593Smuzhiyun 	  1, 1, 0, },
61*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_UFSPHY_REF, "clk_gate_ufsphy_ref", "clkin_sys",
62*4882a593Smuzhiyun 	  1, 1, 0, },
63*4882a593Smuzhiyun 	{ HI3670_ICS_VOLT_HIGH, "ics_volt_high", "peri_volt_hold",
64*4882a593Smuzhiyun 	  1, 1, 0, },
65*4882a593Smuzhiyun 	{ HI3670_ICS_VOLT_MIDDLE, "ics_volt_middle", "peri_volt_middle",
66*4882a593Smuzhiyun 	  1, 1, 0, },
67*4882a593Smuzhiyun 	{ HI3670_VENC_VOLT_HOLD, "venc_volt_hold", "peri_volt_hold",
68*4882a593Smuzhiyun 	  1, 1, 0, },
69*4882a593Smuzhiyun 	{ HI3670_VDEC_VOLT_HOLD, "vdec_volt_hold", "peri_volt_hold",
70*4882a593Smuzhiyun 	  1, 1, 0, },
71*4882a593Smuzhiyun 	{ HI3670_EDC_VOLT_HOLD, "edc_volt_hold", "peri_volt_hold",
72*4882a593Smuzhiyun 	  1, 1, 0, },
73*4882a593Smuzhiyun 	{ HI3670_CLK_ISP_SNCLK_FAC, "clk_isp_snclk_fac", "clk_isp_snclk_angt",
74*4882a593Smuzhiyun 	  1, 10, 0, },
75*4882a593Smuzhiyun 	{ HI3670_CLK_FACTOR_RXDPHY, "clk_factor_rxdphy", "clk_andgt_rxdphy",
76*4882a593Smuzhiyun 	  1, 6, 0, },
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun static const struct hisi_gate_clock hi3670_crgctrl_gate_sep_clks[] = {
80*4882a593Smuzhiyun 	{ HI3670_PPLL1_EN_ACPU, "ppll1_en_acpu", "clk_ppll1",
81*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x0, 0, 0, },
82*4882a593Smuzhiyun 	{ HI3670_PPLL2_EN_ACPU, "ppll2_en_acpu", "clk_ppll2",
83*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x0, 3, 0, },
84*4882a593Smuzhiyun 	{ HI3670_PPLL3_EN_ACPU, "ppll3_en_acpu", "clk_ppll3",
85*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x0, 27, 0, },
86*4882a593Smuzhiyun 	{ HI3670_PPLL1_GT_CPU, "ppll1_gt_cpu", "clk_ppll1",
87*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x460, 16, 0, },
88*4882a593Smuzhiyun 	{ HI3670_PPLL2_GT_CPU, "ppll2_gt_cpu", "clk_ppll2",
89*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x460, 18, 0, },
90*4882a593Smuzhiyun 	{ HI3670_PPLL3_GT_CPU, "ppll3_gt_cpu", "clk_ppll3",
91*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x460, 20, 0, },
92*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_PPLL2_MEDIA, "clk_gate_ppll2_media", "clk_ppll2",
93*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x410, 27, 0, },
94*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_PPLL3_MEDIA, "clk_gate_ppll3_media", "clk_ppll3",
95*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x410, 28, 0, },
96*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_PPLL4_MEDIA, "clk_gate_ppll4_media", "clk_ppll4",
97*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x410, 26, 0, },
98*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_PPLL6_MEDIA, "clk_gate_ppll6_media", "clk_ppll6",
99*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x410, 30, 0, },
100*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_PPLL7_MEDIA, "clk_gate_ppll7_media", "clk_ppll7",
101*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x410, 29, 0, },
102*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO0, "pclk_gpio0", "clk_div_cfgbus",
103*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 0, 0, },
104*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO1, "pclk_gpio1", "clk_div_cfgbus",
105*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 1, 0, },
106*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO2, "pclk_gpio2", "clk_div_cfgbus",
107*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 2, 0, },
108*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO3, "pclk_gpio3", "clk_div_cfgbus",
109*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 3, 0, },
110*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO4, "pclk_gpio4", "clk_div_cfgbus",
111*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 4, 0, },
112*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO5, "pclk_gpio5", "clk_div_cfgbus",
113*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 5, 0, },
114*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO6, "pclk_gpio6", "clk_div_cfgbus",
115*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 6, 0, },
116*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO7, "pclk_gpio7", "clk_div_cfgbus",
117*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 7, 0, },
118*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO8, "pclk_gpio8", "clk_div_cfgbus",
119*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 8, 0, },
120*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO9, "pclk_gpio9", "clk_div_cfgbus",
121*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 9, 0, },
122*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO10, "pclk_gpio10", "clk_div_cfgbus",
123*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 10, 0, },
124*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO11, "pclk_gpio11", "clk_div_cfgbus",
125*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 11, 0, },
126*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO12, "pclk_gpio12", "clk_div_cfgbus",
127*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 12, 0, },
128*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO13, "pclk_gpio13", "clk_div_cfgbus",
129*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 13, 0, },
130*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO14, "pclk_gpio14", "clk_div_cfgbus",
131*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 14, 0, },
132*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO15, "pclk_gpio15", "clk_div_cfgbus",
133*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 15, 0, },
134*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO16, "pclk_gpio16", "clk_div_cfgbus",
135*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 16, 0, },
136*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO17, "pclk_gpio17", "clk_div_cfgbus",
137*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 17, 0, },
138*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO20, "pclk_gpio20", "clk_div_cfgbus",
139*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 20, 0, },
140*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO21, "pclk_gpio21", "clk_div_cfgbus",
141*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 21, 0, },
142*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_DSI0, "pclk_gate_dsi0", "clk_div_cfgbus",
143*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x50, 28, 0, },
144*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_DSI1, "pclk_gate_dsi1", "clk_div_cfgbus",
145*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x50, 29, 0, },
146*4882a593Smuzhiyun 	{ HI3670_HCLK_GATE_USB3OTG, "hclk_gate_usb3otg", "clk_div_sysbus",
147*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x0, 25, 0, },
148*4882a593Smuzhiyun 	{ HI3670_ACLK_GATE_USB3DVFS, "aclk_gate_usb3dvfs", "autodiv_emmc0bus",
149*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x40, 1, 0, },
150*4882a593Smuzhiyun 	{ HI3670_HCLK_GATE_SDIO, "hclk_gate_sdio", "clk_div_sysbus",
151*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x0, 21, 0, },
152*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_PCIE_SYS, "pclk_gate_pcie_sys", "clk_div_mmc1bus",
153*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x420, 7, 0, },
154*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_PCIE_PHY, "pclk_gate_pcie_phy", "pclk_gate_mmc1_pcie",
155*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x420, 9, 0, },
156*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_MMC1_PCIE, "pclk_gate_mmc1_pcie", "pclk_div_mmc1_pcie",
157*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x30, 12, 0, },
158*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_MMC0_IOC, "pclk_gate_mmc0_ioc", "clk_div_mmc0bus",
159*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x40, 13, 0, },
160*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_MMC1_IOC, "pclk_gate_mmc1_ioc", "clk_div_mmc1bus",
161*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x420, 21, 0, },
162*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_DMAC, "clk_gate_dmac", "clk_div_sysbus",
163*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x30, 1, 0, },
164*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_VCODECBUS2DDR, "clk_gate_vcodecbus2ddr", "clk_div_vcodecbus",
165*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x0, 5, 0, },
166*4882a593Smuzhiyun 	{ HI3670_CLK_CCI400_BYPASS, "clk_cci400_bypass", "clk_ddrc_freq",
167*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x22C, 28, 0, },
168*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_CCI400, "clk_gate_cci400", "clk_ddrc_freq",
169*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x50, 14, 0, },
170*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_SD, "clk_gate_sd", "clk_mux_sd_sys",
171*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x40, 17, 0, },
172*4882a593Smuzhiyun 	{ HI3670_HCLK_GATE_SD, "hclk_gate_sd", "clk_div_sysbus",
173*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x0, 30, 0, },
174*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_SDIO, "clk_gate_sdio", "clk_mux_sdio_sys",
175*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x40, 19, 0, },
176*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_A57HPM, "clk_gate_a57hpm", "clk_div_a53hpm",
177*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x050, 9, 0, },
178*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_A53HPM, "clk_gate_a53hpm", "clk_div_a53hpm",
179*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x050, 13, 0, },
180*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_PA_A53, "clk_gate_pa_a53", "clk_div_a53hpm",
181*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x480, 10, 0, },
182*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_PA_A57, "clk_gate_pa_a57", "clk_div_a53hpm",
183*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x480, 9, 0, },
184*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_PA_G3D, "clk_gate_pa_g3d", "clk_div_a53hpm",
185*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x480, 15, 0, },
186*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_GPUHPM, "clk_gate_gpuhpm", "clk_div_a53hpm",
187*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x050, 15, 0, },
188*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_PERIHPM, "clk_gate_perihpm", "clk_div_a53hpm",
189*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x050, 12, 0, },
190*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_AOHPM, "clk_gate_aohpm", "clk_div_a53hpm",
191*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x050, 11, 0, },
192*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_UART1, "clk_gate_uart1", "clk_mux_uarth",
193*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 11, 0, },
194*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_UART4, "clk_gate_uart4", "clk_mux_uarth",
195*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 14, 0, },
196*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_UART1, "pclk_gate_uart1", "clk_mux_uarth",
197*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 11, 0, },
198*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_UART4, "pclk_gate_uart4", "clk_mux_uarth",
199*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 14, 0, },
200*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_UART2, "clk_gate_uart2", "clk_mux_uartl",
201*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 12, 0, },
202*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_UART5, "clk_gate_uart5", "clk_mux_uartl",
203*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 15, 0, },
204*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_UART2, "pclk_gate_uart2", "clk_mux_uartl",
205*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 12, 0, },
206*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_UART5, "pclk_gate_uart5", "clk_mux_uartl",
207*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 15, 0, },
208*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_UART0, "clk_gate_uart0", "clk_mux_uart0",
209*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 10, 0, },
210*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_I2C3, "clk_gate_i2c3", "clk_mux_i2c",
211*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 7, 0, },
212*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_I2C4, "clk_gate_i2c4", "clk_mux_i2c",
213*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 27, 0, },
214*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_I2C7, "clk_gate_i2c7", "clk_mux_i2c",
215*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 31, 0, },
216*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_I2C3, "pclk_gate_i2c3", "clk_mux_i2c",
217*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 7, 0, },
218*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_I2C4, "pclk_gate_i2c4", "clk_mux_i2c",
219*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 27, 0, },
220*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_I2C7, "pclk_gate_i2c7", "clk_mux_i2c",
221*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 31, 0, },
222*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_SPI1, "clk_gate_spi1", "clk_mux_spi",
223*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 9, 0, },
224*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_SPI4, "clk_gate_spi4", "clk_mux_spi",
225*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x40, 4, 0, },
226*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_SPI1, "pclk_gate_spi1", "clk_mux_spi",
227*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 9, 0, },
228*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_SPI4, "pclk_gate_spi4", "clk_mux_spi",
229*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x40, 4, 0, },
230*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_USB3OTG_REF, "clk_gate_usb3otg_ref", "clkin_sys",
231*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x40, 0, 0, },
232*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_USB2PHY_REF, "clk_gate_usb2phy_ref", "clkin_sys",
233*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x410, 19, 0, },
234*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_PCIEAUX, "clk_gate_pcieaux", "clkin_sys",
235*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x420, 8, 0, },
236*4882a593Smuzhiyun 	{ HI3670_ACLK_GATE_PCIE, "aclk_gate_pcie", "clk_gate_mmc1_pcieaxi",
237*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x420, 5, 0, },
238*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_MMC1_PCIEAXI, "clk_gate_mmc1_pcieaxi", "clk_div_pcieaxi",
239*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x050, 4, 0, },
240*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_PCIEPHY_REF, "clk_gate_pciephy_ref", "clk_ppll_pcie",
241*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x470, 14, 0, },
242*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_PCIE_DEBOUNCE, "clk_gate_pcie_debounce", "clk_ppll_pcie",
243*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x470, 12, 0, },
244*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_PCIEIO, "clk_gate_pcieio", "clk_ppll_pcie",
245*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x470, 13, 0, },
246*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_PCIE_HP, "clk_gate_pcie_hp", "clk_ppll_pcie",
247*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x470, 15, 0, },
248*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_AO_ASP, "clk_gate_ao_asp", "clk_div_ao_asp",
249*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x0, 26, 0, },
250*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_PCTRL, "pclk_gate_pctrl", "clk_div_ptp",
251*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 31, 0, },
252*4882a593Smuzhiyun 	{ HI3670_CLK_CSI_TRANS_GT, "clk_csi_trans_gt", "clk_div_csi_trans",
253*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x30, 24, 0, },
254*4882a593Smuzhiyun 	{ HI3670_CLK_DSI_TRANS_GT, "clk_dsi_trans_gt", "clk_div_dsi_trans",
255*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x30, 25, 0, },
256*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_PWM, "clk_gate_pwm", "clk_div_ptp",
257*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 0, 0, },
258*4882a593Smuzhiyun 	{ HI3670_ABB_AUDIO_EN0, "abb_audio_en0", "clk_gate_abb_192",
259*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x30, 8, 0, },
260*4882a593Smuzhiyun 	{ HI3670_ABB_AUDIO_EN1, "abb_audio_en1", "clk_gate_abb_192",
261*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x30, 9, 0, },
262*4882a593Smuzhiyun 	{ HI3670_ABB_AUDIO_GT_EN0, "abb_audio_gt_en0", "abb_audio_en0",
263*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x30, 19, 0, },
264*4882a593Smuzhiyun 	{ HI3670_ABB_AUDIO_GT_EN1, "abb_audio_gt_en1", "abb_audio_en1",
265*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x40, 20, 0, },
266*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_DP_AUDIO_PLL_AO, "clk_gate_dp_audio_pll_ao", "clkdiv_dp_audio_pll_ao",
267*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x00, 13, 0, },
268*4882a593Smuzhiyun 	{ HI3670_PERI_VOLT_HOLD, "peri_volt_hold", "clkin_sys",
269*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0, 1, 0, },
270*4882a593Smuzhiyun 	{ HI3670_PERI_VOLT_MIDDLE, "peri_volt_middle", "clkin_sys",
271*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0, 1, 0, },
272*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_ISP_SNCLK0, "clk_gate_isp_snclk0", "clk_isp_snclk_mux0",
273*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x50, 16, 0, },
274*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_ISP_SNCLK1, "clk_gate_isp_snclk1", "clk_isp_snclk_mux1",
275*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x50, 17, 0, },
276*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_ISP_SNCLK2, "clk_gate_isp_snclk2", "clk_isp_snclk_mux2",
277*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x50, 18, 0, },
278*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_RXDPHY0_CFG, "clk_gate_rxdphy0_cfg", "clk_mux_rxdphy_cfg",
279*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x030, 20, 0, },
280*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_RXDPHY1_CFG, "clk_gate_rxdphy1_cfg", "clk_mux_rxdphy_cfg",
281*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x030, 21, 0, },
282*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_RXDPHY2_CFG, "clk_gate_rxdphy2_cfg", "clk_mux_rxdphy_cfg",
283*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x030, 22, 0, },
284*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_TXDPHY0_CFG, "clk_gate_txdphy0_cfg", "clkin_sys",
285*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x030, 28, 0, },
286*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_TXDPHY0_REF, "clk_gate_txdphy0_ref", "clkin_sys",
287*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x030, 29, 0, },
288*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_TXDPHY1_CFG, "clk_gate_txdphy1_cfg", "clkin_sys",
289*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x030, 30, 0, },
290*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_TXDPHY1_REF, "clk_gate_txdphy1_ref", "clkin_sys",
291*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x030, 31, 0, },
292*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_MEDIA_TCXO, "clk_gate_media_tcxo", "clkin_sys",
293*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x40, 6, 0, },
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun static const struct hisi_gate_clock hi3670_crgctrl_gate_clks[] = {
297*4882a593Smuzhiyun 	{ HI3670_AUTODIV_SYSBUS, "autodiv_sysbus", "clk_div_sysbus",
298*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x404, 5, CLK_GATE_HIWORD_MASK, },
299*4882a593Smuzhiyun 	{ HI3670_AUTODIV_EMMC0BUS, "autodiv_emmc0bus", "autodiv_sysbus",
300*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x404, 1, CLK_GATE_HIWORD_MASK, },
301*4882a593Smuzhiyun 	{ HI3670_PCLK_ANDGT_MMC1_PCIE, "pclk_andgt_mmc1_pcie", "clk_div_320m",
302*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xf8, 13, CLK_GATE_HIWORD_MASK, },
303*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_VCODECBUS_GT, "clk_gate_vcodecbus_gt", "clk_mux_vcodecbus",
304*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x0F0, 8, CLK_GATE_HIWORD_MASK, },
305*4882a593Smuzhiyun 	{ HI3670_CLK_ANDGT_SD, "clk_andgt_sd", "clk_mux_sd_pll",
306*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xF4, 3, CLK_GATE_HIWORD_MASK, },
307*4882a593Smuzhiyun 	{ HI3670_CLK_SD_SYS_GT, "clk_sd_sys_gt", "clkin_sys",
308*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xF4, 5, CLK_GATE_HIWORD_MASK, },
309*4882a593Smuzhiyun 	{ HI3670_CLK_ANDGT_SDIO, "clk_andgt_sdio", "clk_mux_sdio_pll",
310*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xF4, 8, CLK_GATE_HIWORD_MASK, },
311*4882a593Smuzhiyun 	{ HI3670_CLK_SDIO_SYS_GT, "clk_sdio_sys_gt", "clkin_sys",
312*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xF4, 6, CLK_GATE_HIWORD_MASK, },
313*4882a593Smuzhiyun 	{ HI3670_CLK_A53HPM_ANDGT, "clk_a53hpm_andgt", "clk_mux_a53hpm",
314*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x0F4, 7, CLK_GATE_HIWORD_MASK, },
315*4882a593Smuzhiyun 	{ HI3670_CLK_320M_PLL_GT, "clk_320m_pll_gt", "clk_mux_320m",
316*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xF8, 10, CLK_GATE_HIWORD_MASK, },
317*4882a593Smuzhiyun 	{ HI3670_CLK_ANDGT_UARTH, "clk_andgt_uarth", "clk_div_320m",
318*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xF4, 11, CLK_GATE_HIWORD_MASK, },
319*4882a593Smuzhiyun 	{ HI3670_CLK_ANDGT_UARTL, "clk_andgt_uartl", "clk_div_320m",
320*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xF4, 10, CLK_GATE_HIWORD_MASK, },
321*4882a593Smuzhiyun 	{ HI3670_CLK_ANDGT_UART0, "clk_andgt_uart0", "clk_div_320m",
322*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xF4, 9, CLK_GATE_HIWORD_MASK, },
323*4882a593Smuzhiyun 	{ HI3670_CLK_ANDGT_SPI, "clk_andgt_spi", "clk_div_320m",
324*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xF4, 13, CLK_GATE_HIWORD_MASK, },
325*4882a593Smuzhiyun 	{ HI3670_CLK_ANDGT_PCIEAXI, "clk_andgt_pcieaxi", "clk_mux_pcieaxi",
326*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xfc, 15, CLK_GATE_HIWORD_MASK, },
327*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_AO_ASP_GT, "clk_div_ao_asp_gt", "clk_mux_ao_asp",
328*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xF4, 4, CLK_GATE_HIWORD_MASK, },
329*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_CSI_TRANS, "clk_gate_csi_trans", "clk_ppll2",
330*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xF4, 14, CLK_GATE_HIWORD_MASK, },
331*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_DSI_TRANS, "clk_gate_dsi_trans", "clk_ppll2",
332*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xF4, 1, CLK_GATE_HIWORD_MASK, },
333*4882a593Smuzhiyun 	{ HI3670_CLK_ANDGT_PTP, "clk_andgt_ptp", "clk_div_320m",
334*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xF8, 5, CLK_GATE_HIWORD_MASK, },
335*4882a593Smuzhiyun 	{ HI3670_CLK_ANDGT_OUT0, "clk_andgt_out0", "clk_ppll0",
336*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xF0, 10, CLK_GATE_HIWORD_MASK, },
337*4882a593Smuzhiyun 	{ HI3670_CLK_ANDGT_OUT1, "clk_andgt_out1", "clk_ppll0",
338*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xF0, 11, CLK_GATE_HIWORD_MASK, },
339*4882a593Smuzhiyun 	{ HI3670_CLKGT_DP_AUDIO_PLL_AO, "clkgt_dp_audio_pll_ao", "clk_ppll6",
340*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xF8, 15, CLK_GATE_HIWORD_MASK, },
341*4882a593Smuzhiyun 	{ HI3670_CLK_ANDGT_VDEC, "clk_andgt_vdec", "clk_mux_vdec",
342*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xF0, 13, CLK_GATE_HIWORD_MASK, },
343*4882a593Smuzhiyun 	{ HI3670_CLK_ANDGT_VENC, "clk_andgt_venc", "clk_mux_venc",
344*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xF0, 9, CLK_GATE_HIWORD_MASK, },
345*4882a593Smuzhiyun 	{ HI3670_CLK_ISP_SNCLK_ANGT, "clk_isp_snclk_angt", "clk_div_a53hpm",
346*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x108, 2, CLK_GATE_HIWORD_MASK, },
347*4882a593Smuzhiyun 	{ HI3670_CLK_ANDGT_RXDPHY, "clk_andgt_rxdphy", "clk_div_a53hpm",
348*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x0F0, 12, CLK_GATE_HIWORD_MASK, },
349*4882a593Smuzhiyun 	{ HI3670_CLK_ANDGT_ICS, "clk_andgt_ics", "clk_mux_ics",
350*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xf0, 14, CLK_GATE_HIWORD_MASK, },
351*4882a593Smuzhiyun 	{ HI3670_AUTODIV_DMABUS, "autodiv_dmabus", "autodiv_sysbus",
352*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x404, 3, CLK_GATE_HIWORD_MASK, },
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun static const char *const
356*4882a593Smuzhiyun clk_mux_sysbus_p[] = { "clk_ppll1", "clk_ppll0", };
357*4882a593Smuzhiyun static const char *const
358*4882a593Smuzhiyun clk_mux_vcodecbus_p[] = { "clk_invalid", "clk_ppll4", "clk_ppll0",
359*4882a593Smuzhiyun 			  "clk_invalid", "clk_ppll2", "clk_invalid",
360*4882a593Smuzhiyun 			  "clk_invalid", "clk_invalid", "clk_ppll3",
361*4882a593Smuzhiyun 			  "clk_invalid", "clk_invalid", "clk_invalid",
362*4882a593Smuzhiyun 			  "clk_invalid", "clk_invalid", "clk_invalid",
363*4882a593Smuzhiyun 			  "clk_invalid", };
364*4882a593Smuzhiyun static const char *const
365*4882a593Smuzhiyun clk_mux_sd_sys_p[] = { "clk_sd_sys", "clk_div_sd", };
366*4882a593Smuzhiyun static const char *const
367*4882a593Smuzhiyun clk_mux_sd_pll_p[] = { "clk_ppll0", "clk_ppll3", "clk_ppll2", "clk_ppll2", };
368*4882a593Smuzhiyun static const char *const
369*4882a593Smuzhiyun clk_mux_sdio_sys_p[] = { "clk_sdio_sys", "clk_div_sdio", };
370*4882a593Smuzhiyun static const char *const
371*4882a593Smuzhiyun clk_mux_sdio_pll_p[] = { "clk_ppll0", "clk_ppll3", "clk_ppll2", "clk_ppll2", };
372*4882a593Smuzhiyun static const char *const
373*4882a593Smuzhiyun clk_mux_a53hpm_p[] = { "clk_ppll0", "clk_ppll2", };
374*4882a593Smuzhiyun static const char *const
375*4882a593Smuzhiyun clk_mux_320m_p[] = { "clk_ppll2", "clk_ppll0", };
376*4882a593Smuzhiyun static const char *const
377*4882a593Smuzhiyun clk_mux_uarth_p[] = { "clkin_sys", "clk_div_uarth", };
378*4882a593Smuzhiyun static const char *const
379*4882a593Smuzhiyun clk_mux_uartl_p[] = { "clkin_sys", "clk_div_uartl", };
380*4882a593Smuzhiyun static const char *const
381*4882a593Smuzhiyun clk_mux_uart0_p[] = { "clkin_sys", "clk_div_uart0", };
382*4882a593Smuzhiyun static const char *const
383*4882a593Smuzhiyun clk_mux_i2c_p[] = { "clkin_sys", "clk_div_i2c", };
384*4882a593Smuzhiyun static const char *const
385*4882a593Smuzhiyun clk_mux_spi_p[] = { "clkin_sys", "clk_div_spi", };
386*4882a593Smuzhiyun static const char *const
387*4882a593Smuzhiyun clk_mux_pcieaxi_p[] = { "clkin_sys", "clk_ppll0", };
388*4882a593Smuzhiyun static const char *const
389*4882a593Smuzhiyun clk_mux_ao_asp_p[] = { "clk_ppll2", "clk_ppll3", };
390*4882a593Smuzhiyun static const char *const
391*4882a593Smuzhiyun clk_mux_vdec_p[] = { "clk_invalid", "clk_ppll4", "clk_ppll0", "clk_invalid",
392*4882a593Smuzhiyun 		     "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
393*4882a593Smuzhiyun 		     "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
394*4882a593Smuzhiyun 		     "clk_invalid", "clk_invalid", "clk_invalid",
395*4882a593Smuzhiyun 		     "clk_invalid", };
396*4882a593Smuzhiyun static const char *const
397*4882a593Smuzhiyun clk_mux_venc_p[] = { "clk_invalid", "clk_ppll4", "clk_ppll0", "clk_invalid",
398*4882a593Smuzhiyun 		     "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
399*4882a593Smuzhiyun 		     "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
400*4882a593Smuzhiyun 		     "clk_invalid", "clk_invalid", "clk_invalid",
401*4882a593Smuzhiyun 		     "clk_invalid", };
402*4882a593Smuzhiyun static const char *const
403*4882a593Smuzhiyun clk_isp_snclk_mux0_p[] = { "clkin_sys", "clk_isp_snclk_div0", };
404*4882a593Smuzhiyun static const char *const
405*4882a593Smuzhiyun clk_isp_snclk_mux1_p[] = { "clkin_sys", "clk_isp_snclk_div1", };
406*4882a593Smuzhiyun static const char *const
407*4882a593Smuzhiyun clk_isp_snclk_mux2_p[] = { "clkin_sys", "clk_isp_snclk_div2", };
408*4882a593Smuzhiyun static const char *const
409*4882a593Smuzhiyun clk_mux_rxdphy_cfg_p[] = { "clk_factor_rxdphy", "clkin_sys", };
410*4882a593Smuzhiyun static const char *const
411*4882a593Smuzhiyun clk_mux_ics_p[] = { "clk_invalid", "clk_ppll4", "clk_ppll0", "clk_invalid",
412*4882a593Smuzhiyun 		    "clk_ppll2", "clk_invalid", "clk_invalid", "clk_invalid",
413*4882a593Smuzhiyun 		    "clk_ppll3", "clk_invalid", "clk_invalid", "clk_invalid",
414*4882a593Smuzhiyun 		    "clk_invalid", "clk_invalid", "clk_invalid",
415*4882a593Smuzhiyun 		    "clk_invalid", };
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun static const struct hisi_mux_clock hi3670_crgctrl_mux_clks[] = {
418*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_SYSBUS, "clk_mux_sysbus", clk_mux_sysbus_p,
419*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_sysbus_p), CLK_SET_RATE_PARENT,
420*4882a593Smuzhiyun 	  0xAC, 0, 1, CLK_MUX_HIWORD_MASK, },
421*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_VCODECBUS, "clk_mux_vcodecbus", clk_mux_vcodecbus_p,
422*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_vcodecbus_p), CLK_SET_RATE_PARENT,
423*4882a593Smuzhiyun 	  0x0C8, 0, 4, CLK_MUX_HIWORD_MASK, },
424*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_SD_SYS, "clk_mux_sd_sys", clk_mux_sd_sys_p,
425*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_sd_sys_p), CLK_SET_RATE_PARENT,
426*4882a593Smuzhiyun 	  0x0B8, 6, 1, CLK_MUX_HIWORD_MASK, },
427*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_SD_PLL, "clk_mux_sd_pll", clk_mux_sd_pll_p,
428*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_sd_pll_p), CLK_SET_RATE_PARENT,
429*4882a593Smuzhiyun 	  0x0B8, 4, 2, CLK_MUX_HIWORD_MASK, },
430*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_SDIO_SYS, "clk_mux_sdio_sys", clk_mux_sdio_sys_p,
431*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_sdio_sys_p), CLK_SET_RATE_PARENT,
432*4882a593Smuzhiyun 	  0x0C0, 6, 1, CLK_MUX_HIWORD_MASK, },
433*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_SDIO_PLL, "clk_mux_sdio_pll", clk_mux_sdio_pll_p,
434*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_sdio_pll_p), CLK_SET_RATE_PARENT,
435*4882a593Smuzhiyun 	  0x0C0, 4, 2, CLK_MUX_HIWORD_MASK, },
436*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_A53HPM, "clk_mux_a53hpm", clk_mux_a53hpm_p,
437*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_a53hpm_p), CLK_SET_RATE_PARENT,
438*4882a593Smuzhiyun 	  0x0D4, 9, 1, CLK_MUX_HIWORD_MASK, },
439*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_320M, "clk_mux_320m", clk_mux_320m_p,
440*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_320m_p), CLK_SET_RATE_PARENT,
441*4882a593Smuzhiyun 	  0x100, 0, 1, CLK_MUX_HIWORD_MASK, },
442*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_UARTH, "clk_mux_uarth", clk_mux_uarth_p,
443*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_uarth_p), CLK_SET_RATE_PARENT,
444*4882a593Smuzhiyun 	  0xAC, 4, 1, CLK_MUX_HIWORD_MASK, },
445*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_UARTL, "clk_mux_uartl", clk_mux_uartl_p,
446*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_uartl_p), CLK_SET_RATE_PARENT,
447*4882a593Smuzhiyun 	  0xAC, 3, 1, CLK_MUX_HIWORD_MASK, },
448*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_UART0, "clk_mux_uart0", clk_mux_uart0_p,
449*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_uart0_p), CLK_SET_RATE_PARENT,
450*4882a593Smuzhiyun 	  0xAC, 2, 1, CLK_MUX_HIWORD_MASK, },
451*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_I2C, "clk_mux_i2c", clk_mux_i2c_p,
452*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_i2c_p), CLK_SET_RATE_PARENT,
453*4882a593Smuzhiyun 	  0xAC, 13, 1, CLK_MUX_HIWORD_MASK, },
454*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_SPI, "clk_mux_spi", clk_mux_spi_p,
455*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_spi_p), CLK_SET_RATE_PARENT,
456*4882a593Smuzhiyun 	  0xAC, 8, 1, CLK_MUX_HIWORD_MASK, },
457*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_PCIEAXI, "clk_mux_pcieaxi", clk_mux_pcieaxi_p,
458*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_pcieaxi_p), CLK_SET_RATE_PARENT,
459*4882a593Smuzhiyun 	  0xb4, 5, 1, CLK_MUX_HIWORD_MASK, },
460*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_AO_ASP, "clk_mux_ao_asp", clk_mux_ao_asp_p,
461*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_ao_asp_p), CLK_SET_RATE_PARENT,
462*4882a593Smuzhiyun 	  0x100, 6, 1, CLK_MUX_HIWORD_MASK, },
463*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_VDEC, "clk_mux_vdec", clk_mux_vdec_p,
464*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_vdec_p), CLK_SET_RATE_PARENT,
465*4882a593Smuzhiyun 	  0xC8, 8, 4, CLK_MUX_HIWORD_MASK, },
466*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_VENC, "clk_mux_venc", clk_mux_venc_p,
467*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_venc_p), CLK_SET_RATE_PARENT,
468*4882a593Smuzhiyun 	  0xC8, 4, 4, CLK_MUX_HIWORD_MASK, },
469*4882a593Smuzhiyun 	{ HI3670_CLK_ISP_SNCLK_MUX0, "clk_isp_snclk_mux0", clk_isp_snclk_mux0_p,
470*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_isp_snclk_mux0_p), CLK_SET_RATE_PARENT,
471*4882a593Smuzhiyun 	  0x108, 3, 1, CLK_MUX_HIWORD_MASK, },
472*4882a593Smuzhiyun 	{ HI3670_CLK_ISP_SNCLK_MUX1, "clk_isp_snclk_mux1", clk_isp_snclk_mux1_p,
473*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_isp_snclk_mux1_p), CLK_SET_RATE_PARENT,
474*4882a593Smuzhiyun 	  0x10C, 13, 1, CLK_MUX_HIWORD_MASK, },
475*4882a593Smuzhiyun 	{ HI3670_CLK_ISP_SNCLK_MUX2, "clk_isp_snclk_mux2", clk_isp_snclk_mux2_p,
476*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_isp_snclk_mux2_p), CLK_SET_RATE_PARENT,
477*4882a593Smuzhiyun 	  0x10C, 10, 1, CLK_MUX_HIWORD_MASK, },
478*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_RXDPHY_CFG, "clk_mux_rxdphy_cfg", clk_mux_rxdphy_cfg_p,
479*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_rxdphy_cfg_p), CLK_SET_RATE_PARENT,
480*4882a593Smuzhiyun 	  0x0C4, 8, 1, CLK_MUX_HIWORD_MASK, },
481*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_ICS, "clk_mux_ics", clk_mux_ics_p,
482*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_ics_p), CLK_SET_RATE_PARENT,
483*4882a593Smuzhiyun 	  0xc8, 12, 4, CLK_MUX_HIWORD_MASK, },
484*4882a593Smuzhiyun };
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun static const struct hisi_divider_clock hi3670_crgctrl_divider_clks[] = {
487*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_CFGBUS, "clk_div_cfgbus", "clk_div_sysbus",
488*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xEC, 0, 2, CLK_DIVIDER_HIWORD_MASK, },
489*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_MMC0BUS, "clk_div_mmc0bus", "autodiv_emmc0bus",
490*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x0EC, 2, 1, CLK_DIVIDER_HIWORD_MASK, },
491*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_MMC1BUS, "clk_div_mmc1bus", "clk_div_sysbus",
492*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x0EC, 3, 1, CLK_DIVIDER_HIWORD_MASK, },
493*4882a593Smuzhiyun 	{ HI3670_PCLK_DIV_MMC1_PCIE, "pclk_div_mmc1_pcie", "pclk_andgt_mmc1_pcie",
494*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xb4, 6, 4, CLK_DIVIDER_HIWORD_MASK, },
495*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_VCODECBUS, "clk_div_vcodecbus", "clk_gate_vcodecbus_gt",
496*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x0BC, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
497*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_SD, "clk_div_sd", "clk_andgt_sd",
498*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xB8, 0, 4, CLK_DIVIDER_HIWORD_MASK, },
499*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_SDIO, "clk_div_sdio", "clk_andgt_sdio",
500*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xC0, 0, 4, CLK_DIVIDER_HIWORD_MASK, },
501*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_UARTH, "clk_div_uarth", "clk_andgt_uarth",
502*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xB0, 12, 4, CLK_DIVIDER_HIWORD_MASK, },
503*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_UARTL, "clk_div_uartl", "clk_andgt_uartl",
504*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xB0, 8, 4, CLK_DIVIDER_HIWORD_MASK, },
505*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_UART0, "clk_div_uart0", "clk_andgt_uart0",
506*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xB0, 4, 4, CLK_DIVIDER_HIWORD_MASK, },
507*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_I2C, "clk_div_i2c", "clk_div_320m",
508*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xE8, 4, 4, CLK_DIVIDER_HIWORD_MASK, },
509*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_SPI, "clk_div_spi", "clk_andgt_spi",
510*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xC4, 12, 4, CLK_DIVIDER_HIWORD_MASK, },
511*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_PCIEAXI, "clk_div_pcieaxi", "clk_andgt_pcieaxi",
512*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xb4, 0, 5, CLK_DIVIDER_HIWORD_MASK, },
513*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_AO_ASP, "clk_div_ao_asp", "clk_div_ao_asp_gt",
514*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x108, 6, 4, CLK_DIVIDER_HIWORD_MASK, },
515*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_CSI_TRANS, "clk_div_csi_trans", "clk_gate_csi_trans",
516*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xD4, 0, 5, CLK_DIVIDER_HIWORD_MASK, },
517*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_DSI_TRANS, "clk_div_dsi_trans", "clk_gate_dsi_trans",
518*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xD4, 10, 5, CLK_DIVIDER_HIWORD_MASK, },
519*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_PTP, "clk_div_ptp", "clk_andgt_ptp",
520*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xD8, 0, 4, CLK_DIVIDER_HIWORD_MASK, },
521*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_CLKOUT0_PLL, "clk_div_clkout0_pll", "clk_andgt_out0",
522*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xe0, 4, 6, CLK_DIVIDER_HIWORD_MASK, },
523*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_CLKOUT1_PLL, "clk_div_clkout1_pll", "clk_andgt_out1",
524*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xe0, 10, 6, CLK_DIVIDER_HIWORD_MASK, },
525*4882a593Smuzhiyun 	{ HI3670_CLKDIV_DP_AUDIO_PLL_AO, "clkdiv_dp_audio_pll_ao", "clkgt_dp_audio_pll_ao",
526*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xBC, 11, 4, CLK_DIVIDER_HIWORD_MASK, },
527*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_VDEC, "clk_div_vdec", "clk_andgt_vdec",
528*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xC4, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
529*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_VENC, "clk_div_venc", "clk_andgt_venc",
530*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xC0, 8, 6, CLK_DIVIDER_HIWORD_MASK, },
531*4882a593Smuzhiyun 	{ HI3670_CLK_ISP_SNCLK_DIV0, "clk_isp_snclk_div0", "clk_isp_snclk_fac",
532*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x108, 0, 2, CLK_DIVIDER_HIWORD_MASK, },
533*4882a593Smuzhiyun 	{ HI3670_CLK_ISP_SNCLK_DIV1, "clk_isp_snclk_div1", "clk_isp_snclk_fac",
534*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10C, 14, 2, CLK_DIVIDER_HIWORD_MASK, },
535*4882a593Smuzhiyun 	{ HI3670_CLK_ISP_SNCLK_DIV2, "clk_isp_snclk_div2", "clk_isp_snclk_fac",
536*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10C, 11, 2, CLK_DIVIDER_HIWORD_MASK, },
537*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_ICS, "clk_div_ics", "clk_andgt_ics",
538*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0xE4, 9, 6, CLK_DIVIDER_HIWORD_MASK, },
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun /* clk_pmuctrl */
542*4882a593Smuzhiyun static const struct hisi_gate_clock hi3670_pmu_gate_clks[] = {
543*4882a593Smuzhiyun 	{ HI3670_GATE_ABB_192, "clk_gate_abb_192", "clkin_sys",
544*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, (0x037 << 2), 0, 0, },
545*4882a593Smuzhiyun };
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun /* clk_pctrl */
548*4882a593Smuzhiyun static const struct hisi_gate_clock hi3670_pctrl_gate_clks[] = {
549*4882a593Smuzhiyun 	{ HI3670_GATE_UFS_TCXO_EN, "clk_gate_ufs_tcxo_en", "clk_gate_abb_192",
550*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 0, CLK_GATE_HIWORD_MASK, },
551*4882a593Smuzhiyun 	{ HI3670_GATE_USB_TCXO_EN, "clk_gate_usb_tcxo_en", "clk_gate_abb_192",
552*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 1, CLK_GATE_HIWORD_MASK, },
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun /* clk_sctrl */
556*4882a593Smuzhiyun static const struct hisi_gate_clock hi3670_sctrl_gate_sep_clks[] = {
557*4882a593Smuzhiyun 	{ HI3670_PPLL0_EN_ACPU, "ppll0_en_acpu", "clk_ppll0",
558*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x190, 26, 0, },
559*4882a593Smuzhiyun 	{ HI3670_PPLL0_GT_CPU, "ppll0_gt_cpu", "clk_ppll0",
560*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x190, 15, 0, },
561*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_PPLL0_MEDIA, "clk_gate_ppll0_media", "clk_ppll0",
562*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x1b0, 6, 0, },
563*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO18, "pclk_gpio18", "clk_div_aobus",
564*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x1B0, 9, 0, },
565*4882a593Smuzhiyun 	{ HI3670_PCLK_GPIO19, "pclk_gpio19", "clk_div_aobus",
566*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x1B0, 8, 0, },
567*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_SPI, "clk_gate_spi", "clk_div_ioperi",
568*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x1B0, 10, 0, },
569*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_SPI, "pclk_gate_spi", "clk_div_ioperi",
570*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x1B0, 10, 0, },
571*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_UFS_SUBSYS, "clk_gate_ufs_subsys", "clk_div_ufs_subsys",
572*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x1B0, 14, 0, },
573*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_UFSIO_REF, "clk_gate_ufsio_ref", "clkin_sys",
574*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x1b0, 12, 0, },
575*4882a593Smuzhiyun 	{ HI3670_PCLK_AO_GPIO0, "pclk_ao_gpio0", "clk_div_aobus",
576*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x160, 11, 0, },
577*4882a593Smuzhiyun 	{ HI3670_PCLK_AO_GPIO1, "pclk_ao_gpio1", "clk_div_aobus",
578*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x160, 12, 0, },
579*4882a593Smuzhiyun 	{ HI3670_PCLK_AO_GPIO2, "pclk_ao_gpio2", "clk_div_aobus",
580*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x160, 13, 0, },
581*4882a593Smuzhiyun 	{ HI3670_PCLK_AO_GPIO3, "pclk_ao_gpio3", "clk_div_aobus",
582*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x160, 14, 0, },
583*4882a593Smuzhiyun 	{ HI3670_PCLK_AO_GPIO4, "pclk_ao_gpio4", "clk_div_aobus",
584*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x160, 21, 0, },
585*4882a593Smuzhiyun 	{ HI3670_PCLK_AO_GPIO5, "pclk_ao_gpio5", "clk_div_aobus",
586*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x160, 22, 0, },
587*4882a593Smuzhiyun 	{ HI3670_PCLK_AO_GPIO6, "pclk_ao_gpio6", "clk_div_aobus",
588*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x160, 25, 0, },
589*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_OUT0, "clk_gate_out0", "clk_mux_clkout0",
590*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x160, 16, 0, },
591*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_OUT1, "clk_gate_out1", "clk_mux_clkout1",
592*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x160, 17, 0, },
593*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_SYSCNT, "pclk_gate_syscnt", "clk_div_aobus",
594*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x160, 19, 0, },
595*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_SYSCNT, "clk_gate_syscnt", "clkin_sys",
596*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x160, 20, 0, },
597*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_ASP_SUBSYS_PERI, "clk_gate_asp_subsys_peri",
598*4882a593Smuzhiyun 	  "clk_mux_asp_subsys_peri",
599*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x170, 6, 0, },
600*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_ASP_SUBSYS, "clk_gate_asp_subsys", "clk_mux_asp_pll",
601*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x170, 4, 0, },
602*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_ASP_TCXO, "clk_gate_asp_tcxo", "clkin_sys",
603*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x160, 27, 0, },
604*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_DP_AUDIO_PLL, "clk_gate_dp_audio_pll",
605*4882a593Smuzhiyun 	  "clk_gate_dp_audio_pll_ao",
606*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x1B0, 7, 0, },
607*4882a593Smuzhiyun };
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun static const struct hisi_gate_clock hi3670_sctrl_gate_clks[] = {
610*4882a593Smuzhiyun 	{ HI3670_CLK_ANDGT_IOPERI, "clk_andgt_ioperi", "clk_ppll0",
611*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x270, 6, CLK_GATE_HIWORD_MASK, },
612*4882a593Smuzhiyun 	{ HI3670_CLKANDGT_ASP_SUBSYS_PERI, "clkandgt_asp_subsys_peri",
613*4882a593Smuzhiyun 	  "clk_ppll0",
614*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x268, 3, CLK_GATE_HIWORD_MASK, },
615*4882a593Smuzhiyun 	{ HI3670_CLK_ANGT_ASP_SUBSYS, "clk_angt_asp_subsys", "clk_ppll0",
616*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x258, 0, CLK_GATE_HIWORD_MASK, },
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun static const char *const
620*4882a593Smuzhiyun clk_mux_ufs_subsys_p[] = { "clkin_sys", "clk_ppll0", };
621*4882a593Smuzhiyun static const char *const
622*4882a593Smuzhiyun clk_mux_clkout0_p[] = { "clkin_ref", "clk_div_clkout0_tcxo",
623*4882a593Smuzhiyun 			"clk_div_clkout0_pll", "clk_div_clkout0_pll", };
624*4882a593Smuzhiyun static const char *const
625*4882a593Smuzhiyun clk_mux_clkout1_p[] = { "clkin_ref", "clk_div_clkout1_tcxo",
626*4882a593Smuzhiyun 			"clk_div_clkout1_pll", "clk_div_clkout1_pll", };
627*4882a593Smuzhiyun static const char *const
628*4882a593Smuzhiyun clk_mux_asp_subsys_peri_p[] = { "clk_ppll0", "clk_fll_src", };
629*4882a593Smuzhiyun static const char *const
630*4882a593Smuzhiyun clk_mux_asp_pll_p[] = { "clk_ppll0", "clk_fll_src", "clk_gate_ao_asp",
631*4882a593Smuzhiyun 			"clk_pciepll_rev", };
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun static const struct hisi_mux_clock hi3670_sctrl_mux_clks[] = {
634*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_UFS_SUBSYS, "clk_mux_ufs_subsys", clk_mux_ufs_subsys_p,
635*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_ufs_subsys_p), CLK_SET_RATE_PARENT,
636*4882a593Smuzhiyun 	  0x274, 8, 1, CLK_MUX_HIWORD_MASK, },
637*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_CLKOUT0, "clk_mux_clkout0", clk_mux_clkout0_p,
638*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_clkout0_p), CLK_SET_RATE_PARENT,
639*4882a593Smuzhiyun 	  0x254, 12, 2, CLK_MUX_HIWORD_MASK, },
640*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_CLKOUT1, "clk_mux_clkout1", clk_mux_clkout1_p,
641*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_clkout1_p), CLK_SET_RATE_PARENT,
642*4882a593Smuzhiyun 	  0x254, 14, 2, CLK_MUX_HIWORD_MASK, },
643*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_ASP_SUBSYS_PERI, "clk_mux_asp_subsys_peri",
644*4882a593Smuzhiyun 	  clk_mux_asp_subsys_peri_p, ARRAY_SIZE(clk_mux_asp_subsys_peri_p),
645*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x268, 8, 1, CLK_MUX_HIWORD_MASK, },
646*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_ASP_PLL, "clk_mux_asp_pll", clk_mux_asp_pll_p,
647*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_asp_pll_p), CLK_SET_RATE_PARENT,
648*4882a593Smuzhiyun 	  0x268, 9, 2, CLK_MUX_HIWORD_MASK, },
649*4882a593Smuzhiyun };
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun static const struct hisi_divider_clock hi3670_sctrl_divider_clks[] = {
652*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_AOBUS, "clk_div_aobus", "clk_ppll0",
653*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x254, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
654*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_UFS_SUBSYS, "clk_div_ufs_subsys", "clk_mux_ufs_subsys",
655*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x274, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
656*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_IOPERI, "clk_div_ioperi", "clk_andgt_ioperi",
657*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x270, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
658*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_CLKOUT0_TCXO, "clk_div_clkout0_tcxo", "clkin_sys",
659*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x254, 6, 3, CLK_DIVIDER_HIWORD_MASK, },
660*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_CLKOUT1_TCXO, "clk_div_clkout1_tcxo", "clkin_sys",
661*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x254, 9, 3, CLK_DIVIDER_HIWORD_MASK, },
662*4882a593Smuzhiyun 	{ HI3670_CLK_ASP_SUBSYS_PERI_DIV, "clk_asp_subsys_peri_div", "clkandgt_asp_subsys_peri",
663*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x268, 0, 3, CLK_DIVIDER_HIWORD_MASK, },
664*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_ASP_SUBSYS, "clk_div_asp_subsys", "clk_angt_asp_subsys",
665*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x250, 0, 3, CLK_DIVIDER_HIWORD_MASK, },
666*4882a593Smuzhiyun };
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun /* clk_iomcu */
669*4882a593Smuzhiyun static const struct hisi_fixed_factor_clock hi3670_iomcu_fixed_factor_clks[] = {
670*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_I2C0, "clk_gate_i2c0", "clk_i2c0_gate_iomcu", 1, 4, 0, },
671*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_I2C1, "clk_gate_i2c1", "clk_i2c1_gate_iomcu", 1, 4, 0, },
672*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_I2C2, "clk_gate_i2c2", "clk_i2c2_gate_iomcu", 1, 4, 0, },
673*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_SPI0, "clk_gate_spi0", "clk_spi0_gate_iomcu", 1, 1, 0, },
674*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_SPI2, "clk_gate_spi2", "clk_spi2_gate_iomcu", 1, 1, 0, },
675*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_UART3, "clk_gate_uart3", "clk_uart3_gate_iomcu", 1, 16, 0, },
676*4882a593Smuzhiyun };
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun static const struct hisi_gate_clock hi3670_iomcu_gate_sep_clks[] = {
679*4882a593Smuzhiyun 	{ HI3670_CLK_I2C0_GATE_IOMCU, "clk_i2c0_gate_iomcu", "clk_fll_src",
680*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 3, 0, },
681*4882a593Smuzhiyun 	{ HI3670_CLK_I2C1_GATE_IOMCU, "clk_i2c1_gate_iomcu", "clk_fll_src",
682*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 4, 0, },
683*4882a593Smuzhiyun 	{ HI3670_CLK_I2C2_GATE_IOMCU, "clk_i2c2_gate_iomcu", "clk_fll_src",
684*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 5, 0, },
685*4882a593Smuzhiyun 	{ HI3670_CLK_SPI0_GATE_IOMCU, "clk_spi0_gate_iomcu", "clk_fll_src",
686*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 10, 0, },
687*4882a593Smuzhiyun 	{ HI3670_CLK_SPI2_GATE_IOMCU, "clk_spi2_gate_iomcu", "clk_fll_src",
688*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 30, 0, },
689*4882a593Smuzhiyun 	{ HI3670_CLK_UART3_GATE_IOMCU, "clk_uart3_gate_iomcu", "clk_gate_iomcu_peri0",
690*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 11, 0, },
691*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_PERI0_IOMCU, "clk_gate_iomcu_peri0", "clk_ppll0",
692*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x90, 0, 0, },
693*4882a593Smuzhiyun };
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun /* clk_media1 */
696*4882a593Smuzhiyun static const struct hisi_gate_clock hi3670_media1_gate_sep_clks[] = {
697*4882a593Smuzhiyun 	{ HI3670_ACLK_GATE_NOC_DSS, "aclk_gate_noc_dss", "aclk_gate_disp_noc_subsys",
698*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 21, 0, },
699*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_NOC_DSS_CFG, "pclk_gate_noc_dss_cfg", "pclk_gate_disp_noc_subsys",
700*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 22, 0, },
701*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_MMBUF_CFG, "pclk_gate_mmbuf_cfg", "pclk_gate_disp_noc_subsys",
702*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 5, 0, },
703*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_DISP_NOC_SUBSYS, "pclk_gate_disp_noc_subsys", "clk_div_sysbus",
704*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 18, 0, },
705*4882a593Smuzhiyun 	{ HI3670_ACLK_GATE_DISP_NOC_SUBSYS, "aclk_gate_disp_noc_subsys", "clk_gate_vivobusfreq",
706*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x10, 17, 0, },
707*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_DSS, "pclk_gate_dss", "pclk_gate_disp_noc_subsys",
708*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x00, 14, 0, },
709*4882a593Smuzhiyun 	{ HI3670_ACLK_GATE_DSS, "aclk_gate_dss", "aclk_gate_disp_noc_subsys",
710*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x00, 19, 0, },
711*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_VIVOBUSFREQ, "clk_gate_vivobusfreq", "clk_div_vivobus",
712*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x00, 18, 0, },
713*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_EDC0, "clk_gate_edc0", "clk_div_edc0",
714*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x00, 15, 0, },
715*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_LDI0, "clk_gate_ldi0", "clk_div_ldi0",
716*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x00, 16, 0, },
717*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_LDI1FREQ, "clk_gate_ldi1freq", "clk_div_ldi1",
718*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x00, 17, 0, },
719*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_BRG, "clk_gate_brg", "clk_media_common_div",
720*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x00, 29, 0, },
721*4882a593Smuzhiyun 	{ HI3670_ACLK_GATE_ASC, "aclk_gate_asc", "clk_gate_mmbuf",
722*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 3, 0, },
723*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_DSS_AXI_MM, "clk_gate_dss_axi_mm", "clk_gate_mmbuf",
724*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 4, 0, },
725*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_MMBUF, "clk_gate_mmbuf", "aclk_div_mmbuf",
726*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 0, 0, },
727*4882a593Smuzhiyun 	{ HI3670_PCLK_GATE_MMBUF, "pclk_gate_mmbuf", "pclk_div_mmbuf",
728*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x20, 1, 0, },
729*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_ATDIV_VIVO, "clk_gate_atdiv_vivo", "clk_div_vivobus",
730*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x010, 1, 0, },
731*4882a593Smuzhiyun };
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun static const struct hisi_gate_clock hi3670_media1_gate_clks[] = {
734*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_VIVOBUS_ANDGT, "clk_gate_vivobus_andgt", "clk_mux_vivobus",
735*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x84, 3, CLK_GATE_HIWORD_MASK, },
736*4882a593Smuzhiyun 	{ HI3670_CLK_ANDGT_EDC0, "clk_andgt_edc0", "clk_mux_edc0",
737*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x84, 7, CLK_GATE_HIWORD_MASK, },
738*4882a593Smuzhiyun 	{ HI3670_CLK_ANDGT_LDI0, "clk_andgt_ldi0", "clk_mux_ldi0",
739*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x84, 9, CLK_GATE_HIWORD_MASK, },
740*4882a593Smuzhiyun 	{ HI3670_CLK_ANDGT_LDI1, "clk_andgt_ldi1", "clk_mux_ldi1",
741*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x84, 8, CLK_GATE_HIWORD_MASK, },
742*4882a593Smuzhiyun 	{ HI3670_CLK_MMBUF_PLL_ANDGT, "clk_mmbuf_pll_andgt", "clk_sw_mmbuf",
743*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x84, 14, CLK_GATE_HIWORD_MASK, },
744*4882a593Smuzhiyun 	{ HI3670_PCLK_MMBUF_ANDGT, "pclk_mmbuf_andgt", "aclk_div_mmbuf",
745*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x84, 15, CLK_GATE_HIWORD_MASK, },
746*4882a593Smuzhiyun };
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun static const char *const
749*4882a593Smuzhiyun clk_mux_vivobus_p[] = { "clk_invalid", "clk_invalid", "clk_gate_ppll0_media",
750*4882a593Smuzhiyun 			"clk_invalid", "clk_gate_ppll2_media", "clk_invalid",
751*4882a593Smuzhiyun 			"clk_invalid", "clk_invalid", "clk_gate_ppll3_media",
752*4882a593Smuzhiyun 			"clk_invalid", "clk_invalid", "clk_invalid",
753*4882a593Smuzhiyun 			"clk_invalid", "clk_invalid", "clk_invalid",
754*4882a593Smuzhiyun 			"clk_invalid", };
755*4882a593Smuzhiyun static const char *const
756*4882a593Smuzhiyun clk_mux_edc0_p[] = { "clk_invalid", "clk_invalid", "clk_gate_ppll0_media",
757*4882a593Smuzhiyun 		     "clk_invalid", "clk_gate_ppll2_media", "clk_invalid",
758*4882a593Smuzhiyun 		     "clk_invalid", "clk_invalid", "clk_gate_ppll3_media",
759*4882a593Smuzhiyun 		     "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
760*4882a593Smuzhiyun 		     "clk_invalid", "clk_invalid", "clk_invalid", };
761*4882a593Smuzhiyun static const char *const
762*4882a593Smuzhiyun clk_mux_ldi0_p[] = { "clk_invalid", "clk_gate_ppll7_media",
763*4882a593Smuzhiyun 		     "clk_gate_ppll0_media", "clk_invalid",
764*4882a593Smuzhiyun 		     "clk_gate_ppll2_media", "clk_invalid", "clk_invalid",
765*4882a593Smuzhiyun 		     "clk_invalid", "clk_gate_ppll3_media", "clk_invalid",
766*4882a593Smuzhiyun 		     "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
767*4882a593Smuzhiyun 		     "clk_invalid", "clk_invalid", };
768*4882a593Smuzhiyun static const char *const
769*4882a593Smuzhiyun clk_mux_ldi1_p[] = { "clk_invalid", "clk_gate_ppll7_media",
770*4882a593Smuzhiyun 		     "clk_gate_ppll0_media", "clk_invalid",
771*4882a593Smuzhiyun 		     "clk_gate_ppll2_media", "clk_invalid", "clk_invalid",
772*4882a593Smuzhiyun 		     "clk_invalid", "clk_gate_ppll3_media", "clk_invalid",
773*4882a593Smuzhiyun 		     "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
774*4882a593Smuzhiyun 		     "clk_invalid", "clk_invalid", };
775*4882a593Smuzhiyun static const char *const
776*4882a593Smuzhiyun clk_sw_mmbuf_p[] = { "clk_invalid", "clk_invalid", "clk_gate_ppll0_media",
777*4882a593Smuzhiyun 		     "clk_invalid", "clk_gate_ppll2_media", "clk_invalid",
778*4882a593Smuzhiyun 		     "clk_invalid", "clk_invalid", "clk_gate_ppll3_media",
779*4882a593Smuzhiyun 		     "clk_invalid", "clk_invalid", "clk_invalid", "clk_invalid",
780*4882a593Smuzhiyun 		     "clk_invalid", "clk_invalid", "clk_invalid", };
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun static const struct hisi_mux_clock hi3670_media1_mux_clks[] = {
783*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_VIVOBUS, "clk_mux_vivobus", clk_mux_vivobus_p,
784*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_vivobus_p), CLK_SET_RATE_PARENT,
785*4882a593Smuzhiyun 	  0x74, 6, 4, CLK_MUX_HIWORD_MASK, },
786*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_EDC0, "clk_mux_edc0", clk_mux_edc0_p,
787*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_edc0_p), CLK_SET_RATE_PARENT,
788*4882a593Smuzhiyun 	  0x68, 6, 4, CLK_MUX_HIWORD_MASK, },
789*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_LDI0, "clk_mux_ldi0", clk_mux_ldi0_p,
790*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_ldi0_p), CLK_SET_RATE_PARENT,
791*4882a593Smuzhiyun 	  0x60, 6, 4, CLK_MUX_HIWORD_MASK, },
792*4882a593Smuzhiyun 	{ HI3670_CLK_MUX_LDI1, "clk_mux_ldi1", clk_mux_ldi1_p,
793*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_mux_ldi1_p), CLK_SET_RATE_PARENT,
794*4882a593Smuzhiyun 	  0x64, 6, 4, CLK_MUX_HIWORD_MASK, },
795*4882a593Smuzhiyun 	{ HI3670_CLK_SW_MMBUF, "clk_sw_mmbuf", clk_sw_mmbuf_p,
796*4882a593Smuzhiyun 	  ARRAY_SIZE(clk_sw_mmbuf_p), CLK_SET_RATE_PARENT,
797*4882a593Smuzhiyun 	  0x88, 0, 4, CLK_MUX_HIWORD_MASK, },
798*4882a593Smuzhiyun };
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun static const struct hisi_divider_clock hi3670_media1_divider_clks[] = {
801*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_VIVOBUS, "clk_div_vivobus", "clk_gate_vivobus_andgt",
802*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x74, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
803*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_EDC0, "clk_div_edc0", "clk_andgt_edc0",
804*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x68, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
805*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_LDI0, "clk_div_ldi0", "clk_andgt_ldi0",
806*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x60, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
807*4882a593Smuzhiyun 	{ HI3670_CLK_DIV_LDI1, "clk_div_ldi1", "clk_andgt_ldi1",
808*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x64, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
809*4882a593Smuzhiyun 	{ HI3670_ACLK_DIV_MMBUF, "aclk_div_mmbuf", "clk_mmbuf_pll_andgt",
810*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x7C, 10, 6, CLK_DIVIDER_HIWORD_MASK, },
811*4882a593Smuzhiyun 	{ HI3670_PCLK_DIV_MMBUF, "pclk_div_mmbuf", "pclk_mmbuf_andgt",
812*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x78, 0, 2, CLK_DIVIDER_HIWORD_MASK, },
813*4882a593Smuzhiyun };
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun /* clk_media2 */
816*4882a593Smuzhiyun static const struct hisi_gate_clock hi3670_media2_gate_sep_clks[] = {
817*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_VDECFREQ, "clk_gate_vdecfreq", "clk_div_vdec",
818*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x00, 8, 0, },
819*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_VENCFREQ, "clk_gate_vencfreq", "clk_div_venc",
820*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x00, 5, 0, },
821*4882a593Smuzhiyun 	{ HI3670_CLK_GATE_ICSFREQ, "clk_gate_icsfreq", "clk_div_ics",
822*4882a593Smuzhiyun 	  CLK_SET_RATE_PARENT, 0x00, 2, 0, },
823*4882a593Smuzhiyun };
824*4882a593Smuzhiyun 
hi3670_clk_crgctrl_init(struct device_node * np)825*4882a593Smuzhiyun static void hi3670_clk_crgctrl_init(struct device_node *np)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun 	struct hisi_clock_data *clk_data;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	int nr = ARRAY_SIZE(hi3670_fixed_rate_clks) +
830*4882a593Smuzhiyun 		 ARRAY_SIZE(hi3670_crgctrl_gate_sep_clks) +
831*4882a593Smuzhiyun 		 ARRAY_SIZE(hi3670_crgctrl_gate_clks) +
832*4882a593Smuzhiyun 		 ARRAY_SIZE(hi3670_crgctrl_mux_clks) +
833*4882a593Smuzhiyun 		 ARRAY_SIZE(hi3670_crg_fixed_factor_clks) +
834*4882a593Smuzhiyun 		 ARRAY_SIZE(hi3670_crgctrl_divider_clks);
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	clk_data = hisi_clk_init(np, nr);
837*4882a593Smuzhiyun 	if (!clk_data)
838*4882a593Smuzhiyun 		return;
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	hisi_clk_register_fixed_rate(hi3670_fixed_rate_clks,
841*4882a593Smuzhiyun 				     ARRAY_SIZE(hi3670_fixed_rate_clks),
842*4882a593Smuzhiyun 				     clk_data);
843*4882a593Smuzhiyun 	hisi_clk_register_gate_sep(hi3670_crgctrl_gate_sep_clks,
844*4882a593Smuzhiyun 				   ARRAY_SIZE(hi3670_crgctrl_gate_sep_clks),
845*4882a593Smuzhiyun 				   clk_data);
846*4882a593Smuzhiyun 	hisi_clk_register_gate(hi3670_crgctrl_gate_clks,
847*4882a593Smuzhiyun 			       ARRAY_SIZE(hi3670_crgctrl_gate_clks),
848*4882a593Smuzhiyun 			       clk_data);
849*4882a593Smuzhiyun 	hisi_clk_register_mux(hi3670_crgctrl_mux_clks,
850*4882a593Smuzhiyun 			      ARRAY_SIZE(hi3670_crgctrl_mux_clks),
851*4882a593Smuzhiyun 			      clk_data);
852*4882a593Smuzhiyun 	hisi_clk_register_fixed_factor(hi3670_crg_fixed_factor_clks,
853*4882a593Smuzhiyun 				       ARRAY_SIZE(hi3670_crg_fixed_factor_clks),
854*4882a593Smuzhiyun 				       clk_data);
855*4882a593Smuzhiyun 	hisi_clk_register_divider(hi3670_crgctrl_divider_clks,
856*4882a593Smuzhiyun 				  ARRAY_SIZE(hi3670_crgctrl_divider_clks),
857*4882a593Smuzhiyun 				  clk_data);
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun 
hi3670_clk_pctrl_init(struct device_node * np)860*4882a593Smuzhiyun static void hi3670_clk_pctrl_init(struct device_node *np)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun 	struct hisi_clock_data *clk_data;
863*4882a593Smuzhiyun 	int nr = ARRAY_SIZE(hi3670_pctrl_gate_clks);
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	clk_data = hisi_clk_init(np, nr);
866*4882a593Smuzhiyun 	if (!clk_data)
867*4882a593Smuzhiyun 		return;
868*4882a593Smuzhiyun 	hisi_clk_register_gate(hi3670_pctrl_gate_clks,
869*4882a593Smuzhiyun 			       ARRAY_SIZE(hi3670_pctrl_gate_clks), clk_data);
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun 
hi3670_clk_pmuctrl_init(struct device_node * np)872*4882a593Smuzhiyun static void hi3670_clk_pmuctrl_init(struct device_node *np)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun 	struct hisi_clock_data *clk_data;
875*4882a593Smuzhiyun 	int nr = ARRAY_SIZE(hi3670_pmu_gate_clks);
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	clk_data = hisi_clk_init(np, nr);
878*4882a593Smuzhiyun 	if (!clk_data)
879*4882a593Smuzhiyun 		return;
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	hisi_clk_register_gate(hi3670_pmu_gate_clks,
882*4882a593Smuzhiyun 			       ARRAY_SIZE(hi3670_pmu_gate_clks), clk_data);
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun 
hi3670_clk_sctrl_init(struct device_node * np)885*4882a593Smuzhiyun static void hi3670_clk_sctrl_init(struct device_node *np)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun 	struct hisi_clock_data *clk_data;
888*4882a593Smuzhiyun 	int nr = ARRAY_SIZE(hi3670_sctrl_gate_sep_clks) +
889*4882a593Smuzhiyun 		 ARRAY_SIZE(hi3670_sctrl_gate_clks) +
890*4882a593Smuzhiyun 		 ARRAY_SIZE(hi3670_sctrl_mux_clks) +
891*4882a593Smuzhiyun 		 ARRAY_SIZE(hi3670_sctrl_divider_clks);
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	clk_data = hisi_clk_init(np, nr);
894*4882a593Smuzhiyun 	if (!clk_data)
895*4882a593Smuzhiyun 		return;
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	hisi_clk_register_gate_sep(hi3670_sctrl_gate_sep_clks,
898*4882a593Smuzhiyun 				   ARRAY_SIZE(hi3670_sctrl_gate_sep_clks),
899*4882a593Smuzhiyun 				   clk_data);
900*4882a593Smuzhiyun 	hisi_clk_register_gate(hi3670_sctrl_gate_clks,
901*4882a593Smuzhiyun 			       ARRAY_SIZE(hi3670_sctrl_gate_clks),
902*4882a593Smuzhiyun 			       clk_data);
903*4882a593Smuzhiyun 	hisi_clk_register_mux(hi3670_sctrl_mux_clks,
904*4882a593Smuzhiyun 			      ARRAY_SIZE(hi3670_sctrl_mux_clks),
905*4882a593Smuzhiyun 			      clk_data);
906*4882a593Smuzhiyun 	hisi_clk_register_divider(hi3670_sctrl_divider_clks,
907*4882a593Smuzhiyun 				  ARRAY_SIZE(hi3670_sctrl_divider_clks),
908*4882a593Smuzhiyun 				  clk_data);
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun 
hi3670_clk_iomcu_init(struct device_node * np)911*4882a593Smuzhiyun static void hi3670_clk_iomcu_init(struct device_node *np)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun 	struct hisi_clock_data *clk_data;
914*4882a593Smuzhiyun 	int nr = ARRAY_SIZE(hi3670_iomcu_gate_sep_clks) +
915*4882a593Smuzhiyun 			ARRAY_SIZE(hi3670_iomcu_fixed_factor_clks);
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	clk_data = hisi_clk_init(np, nr);
918*4882a593Smuzhiyun 	if (!clk_data)
919*4882a593Smuzhiyun 		return;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	hisi_clk_register_gate(hi3670_iomcu_gate_sep_clks,
922*4882a593Smuzhiyun 			       ARRAY_SIZE(hi3670_iomcu_gate_sep_clks), clk_data);
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	hisi_clk_register_fixed_factor(hi3670_iomcu_fixed_factor_clks,
925*4882a593Smuzhiyun 				       ARRAY_SIZE(hi3670_iomcu_fixed_factor_clks),
926*4882a593Smuzhiyun 				       clk_data);
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun 
hi3670_clk_media1_init(struct device_node * np)929*4882a593Smuzhiyun static void hi3670_clk_media1_init(struct device_node *np)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun 	struct hisi_clock_data *clk_data;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	int nr = ARRAY_SIZE(hi3670_media1_gate_sep_clks) +
934*4882a593Smuzhiyun 		 ARRAY_SIZE(hi3670_media1_gate_clks) +
935*4882a593Smuzhiyun 		 ARRAY_SIZE(hi3670_media1_mux_clks) +
936*4882a593Smuzhiyun 		 ARRAY_SIZE(hi3670_media1_divider_clks);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	clk_data = hisi_clk_init(np, nr);
939*4882a593Smuzhiyun 	if (!clk_data)
940*4882a593Smuzhiyun 		return;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	hisi_clk_register_gate_sep(hi3670_media1_gate_sep_clks,
943*4882a593Smuzhiyun 				   ARRAY_SIZE(hi3670_media1_gate_sep_clks),
944*4882a593Smuzhiyun 				   clk_data);
945*4882a593Smuzhiyun 	hisi_clk_register_gate(hi3670_media1_gate_clks,
946*4882a593Smuzhiyun 			       ARRAY_SIZE(hi3670_media1_gate_clks),
947*4882a593Smuzhiyun 			       clk_data);
948*4882a593Smuzhiyun 	hisi_clk_register_mux(hi3670_media1_mux_clks,
949*4882a593Smuzhiyun 			      ARRAY_SIZE(hi3670_media1_mux_clks),
950*4882a593Smuzhiyun 			      clk_data);
951*4882a593Smuzhiyun 	hisi_clk_register_divider(hi3670_media1_divider_clks,
952*4882a593Smuzhiyun 				  ARRAY_SIZE(hi3670_media1_divider_clks),
953*4882a593Smuzhiyun 				  clk_data);
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun 
hi3670_clk_media2_init(struct device_node * np)956*4882a593Smuzhiyun static void hi3670_clk_media2_init(struct device_node *np)
957*4882a593Smuzhiyun {
958*4882a593Smuzhiyun 	struct hisi_clock_data *clk_data;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	int nr = ARRAY_SIZE(hi3670_media2_gate_sep_clks);
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	clk_data = hisi_clk_init(np, nr);
963*4882a593Smuzhiyun 	if (!clk_data)
964*4882a593Smuzhiyun 		return;
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	hisi_clk_register_gate_sep(hi3670_media2_gate_sep_clks,
967*4882a593Smuzhiyun 				   ARRAY_SIZE(hi3670_media2_gate_sep_clks),
968*4882a593Smuzhiyun 				   clk_data);
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun static const struct of_device_id hi3670_clk_match_table[] = {
972*4882a593Smuzhiyun 	{ .compatible = "hisilicon,hi3670-crgctrl",
973*4882a593Smuzhiyun 	  .data = hi3670_clk_crgctrl_init },
974*4882a593Smuzhiyun 	{ .compatible = "hisilicon,hi3670-pctrl",
975*4882a593Smuzhiyun 	  .data = hi3670_clk_pctrl_init },
976*4882a593Smuzhiyun 	{ .compatible = "hisilicon,hi3670-pmuctrl",
977*4882a593Smuzhiyun 	  .data = hi3670_clk_pmuctrl_init },
978*4882a593Smuzhiyun 	{ .compatible = "hisilicon,hi3670-sctrl",
979*4882a593Smuzhiyun 	  .data = hi3670_clk_sctrl_init },
980*4882a593Smuzhiyun 	{ .compatible = "hisilicon,hi3670-iomcu",
981*4882a593Smuzhiyun 	  .data = hi3670_clk_iomcu_init },
982*4882a593Smuzhiyun 	{ .compatible = "hisilicon,hi3670-media1-crg",
983*4882a593Smuzhiyun 	  .data = hi3670_clk_media1_init },
984*4882a593Smuzhiyun 	{ .compatible = "hisilicon,hi3670-media2-crg",
985*4882a593Smuzhiyun 	  .data = hi3670_clk_media2_init },
986*4882a593Smuzhiyun 	{ }
987*4882a593Smuzhiyun };
988*4882a593Smuzhiyun 
hi3670_clk_probe(struct platform_device * pdev)989*4882a593Smuzhiyun static int hi3670_clk_probe(struct platform_device *pdev)
990*4882a593Smuzhiyun {
991*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
992*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
993*4882a593Smuzhiyun 	void (*init_func)(struct device_node *np);
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	init_func = of_device_get_match_data(dev);
996*4882a593Smuzhiyun 	if (!init_func)
997*4882a593Smuzhiyun 		return -ENODEV;
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	init_func(np);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	return 0;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun static struct platform_driver hi3670_clk_driver = {
1005*4882a593Smuzhiyun 	.probe          = hi3670_clk_probe,
1006*4882a593Smuzhiyun 	.driver         = {
1007*4882a593Smuzhiyun 		.name   = "hi3670-clk",
1008*4882a593Smuzhiyun 		.of_match_table = hi3670_clk_match_table,
1009*4882a593Smuzhiyun 	},
1010*4882a593Smuzhiyun };
1011*4882a593Smuzhiyun 
hi3670_clk_init(void)1012*4882a593Smuzhiyun static int __init hi3670_clk_init(void)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun 	return platform_driver_register(&hi3670_clk_driver);
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun core_initcall(hi3670_clk_init);
1017