1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2016-2017 Linaro Ltd.
4*4882a593Smuzhiyun * Copyright (c) 2016-2017 HiSilicon Technologies Co., Ltd.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <dt-bindings/clock/hi3660-clock.h>
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/of_device.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include "clk.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun static const struct hisi_fixed_rate_clock hi3660_fixed_rate_clks[] = {
14*4882a593Smuzhiyun { HI3660_CLKIN_SYS, "clkin_sys", NULL, 0, 19200000, },
15*4882a593Smuzhiyun { HI3660_CLKIN_REF, "clkin_ref", NULL, 0, 32764, },
16*4882a593Smuzhiyun { HI3660_CLK_FLL_SRC, "clk_fll_src", NULL, 0, 128000000, },
17*4882a593Smuzhiyun { HI3660_CLK_PPLL0, "clk_ppll0", NULL, 0, 1600000000, },
18*4882a593Smuzhiyun { HI3660_CLK_PPLL1, "clk_ppll1", NULL, 0, 1866000000, },
19*4882a593Smuzhiyun { HI3660_CLK_PPLL2, "clk_ppll2", NULL, 0, 2880000000UL, },
20*4882a593Smuzhiyun { HI3660_CLK_PPLL3, "clk_ppll3", NULL, 0, 1290000000, },
21*4882a593Smuzhiyun { HI3660_CLK_SCPLL, "clk_scpll", NULL, 0, 245760000, },
22*4882a593Smuzhiyun { HI3660_PCLK, "pclk", NULL, 0, 20000000, },
23*4882a593Smuzhiyun { HI3660_CLK_UART0_DBG, "clk_uart0_dbg", NULL, 0, 19200000, },
24*4882a593Smuzhiyun { HI3660_CLK_UART6, "clk_uart6", NULL, 0, 19200000, },
25*4882a593Smuzhiyun { HI3660_OSC32K, "osc32k", NULL, 0, 32764, },
26*4882a593Smuzhiyun { HI3660_OSC19M, "osc19m", NULL, 0, 19200000, },
27*4882a593Smuzhiyun { HI3660_CLK_480M, "clk_480m", NULL, 0, 480000000, },
28*4882a593Smuzhiyun { HI3660_CLK_INV, "clk_inv", NULL, 0, 10000000, },
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* crgctrl */
32*4882a593Smuzhiyun static const struct hisi_fixed_factor_clock hi3660_crg_fixed_factor_clks[] = {
33*4882a593Smuzhiyun { HI3660_FACTOR_UART3, "clk_factor_uart3", "iomcu_peri0", 1, 16, 0, },
34*4882a593Smuzhiyun { HI3660_CLK_FACTOR_MMC, "clk_factor_mmc", "clkin_sys", 1, 6, 0, },
35*4882a593Smuzhiyun { HI3660_CLK_GATE_I2C0, "clk_gate_i2c0", "clk_i2c0_iomcu", 1, 4, 0, },
36*4882a593Smuzhiyun { HI3660_CLK_GATE_I2C1, "clk_gate_i2c1", "clk_i2c1_iomcu", 1, 4, 0, },
37*4882a593Smuzhiyun { HI3660_CLK_GATE_I2C2, "clk_gate_i2c2", "clk_i2c2_iomcu", 1, 4, 0, },
38*4882a593Smuzhiyun { HI3660_CLK_GATE_I2C6, "clk_gate_i2c6", "clk_i2c6_iomcu", 1, 4, 0, },
39*4882a593Smuzhiyun { HI3660_CLK_DIV_SYSBUS, "clk_div_sysbus", "clk_mux_sysbus", 1, 7, 0, },
40*4882a593Smuzhiyun { HI3660_CLK_DIV_320M, "clk_div_320m", "clk_320m_pll_gt", 1, 5, 0, },
41*4882a593Smuzhiyun { HI3660_CLK_DIV_A53, "clk_div_a53hpm", "clk_a53hpm_andgt", 1, 6, 0, },
42*4882a593Smuzhiyun { HI3660_CLK_GATE_SPI0, "clk_gate_spi0", "clk_ppll0", 1, 8, 0, },
43*4882a593Smuzhiyun { HI3660_CLK_GATE_SPI2, "clk_gate_spi2", "clk_ppll0", 1, 8, 0, },
44*4882a593Smuzhiyun { HI3660_PCIEPHY_REF, "clk_pciephy_ref", "clk_div_pciephy", 1, 1, 0, },
45*4882a593Smuzhiyun { HI3660_CLK_ABB_USB, "clk_abb_usb", "clk_gate_usb_tcxo_en", 1, 1, 0 },
46*4882a593Smuzhiyun { HI3660_VENC_VOLT_HOLD, "venc_volt_hold", "peri_volt_hold", 1, 1, 0, },
47*4882a593Smuzhiyun { HI3660_CLK_FAC_ISP_SNCLK, "clk_isp_snclk_fac", "clk_isp_snclk_angt",
48*4882a593Smuzhiyun 1, 10, 0, },
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static const struct hisi_gate_clock hi3660_crgctrl_gate_sep_clks[] = {
52*4882a593Smuzhiyun { HI3660_PERI_VOLT_HOLD, "peri_volt_hold", "clkin_sys",
53*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x0, 0, 0, },
54*4882a593Smuzhiyun { HI3660_HCLK_GATE_SDIO0, "hclk_gate_sdio0", "clk_div_sysbus",
55*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x0, 21, 0, },
56*4882a593Smuzhiyun { HI3660_HCLK_GATE_SD, "hclk_gate_sd", "clk_div_sysbus",
57*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x0, 30, 0, },
58*4882a593Smuzhiyun { HI3660_CLK_GATE_AOMM, "clk_gate_aomm", "clk_div_aomm",
59*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x0, 31, 0, },
60*4882a593Smuzhiyun { HI3660_PCLK_GPIO0, "pclk_gpio0", "clk_div_cfgbus",
61*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 0, 0, },
62*4882a593Smuzhiyun { HI3660_PCLK_GPIO1, "pclk_gpio1", "clk_div_cfgbus",
63*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 1, 0, },
64*4882a593Smuzhiyun { HI3660_PCLK_GPIO2, "pclk_gpio2", "clk_div_cfgbus",
65*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 2, 0, },
66*4882a593Smuzhiyun { HI3660_PCLK_GPIO3, "pclk_gpio3", "clk_div_cfgbus",
67*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 3, 0, },
68*4882a593Smuzhiyun { HI3660_PCLK_GPIO4, "pclk_gpio4", "clk_div_cfgbus",
69*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 4, 0, },
70*4882a593Smuzhiyun { HI3660_PCLK_GPIO5, "pclk_gpio5", "clk_div_cfgbus",
71*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 5, 0, },
72*4882a593Smuzhiyun { HI3660_PCLK_GPIO6, "pclk_gpio6", "clk_div_cfgbus",
73*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 6, 0, },
74*4882a593Smuzhiyun { HI3660_PCLK_GPIO7, "pclk_gpio7", "clk_div_cfgbus",
75*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 7, 0, },
76*4882a593Smuzhiyun { HI3660_PCLK_GPIO8, "pclk_gpio8", "clk_div_cfgbus",
77*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 8, 0, },
78*4882a593Smuzhiyun { HI3660_PCLK_GPIO9, "pclk_gpio9", "clk_div_cfgbus",
79*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 9, 0, },
80*4882a593Smuzhiyun { HI3660_PCLK_GPIO10, "pclk_gpio10", "clk_div_cfgbus",
81*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 10, 0, },
82*4882a593Smuzhiyun { HI3660_PCLK_GPIO11, "pclk_gpio11", "clk_div_cfgbus",
83*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 11, 0, },
84*4882a593Smuzhiyun { HI3660_PCLK_GPIO12, "pclk_gpio12", "clk_div_cfgbus",
85*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 12, 0, },
86*4882a593Smuzhiyun { HI3660_PCLK_GPIO13, "pclk_gpio13", "clk_div_cfgbus",
87*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 13, 0, },
88*4882a593Smuzhiyun { HI3660_PCLK_GPIO14, "pclk_gpio14", "clk_div_cfgbus",
89*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 14, 0, },
90*4882a593Smuzhiyun { HI3660_PCLK_GPIO15, "pclk_gpio15", "clk_div_cfgbus",
91*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 15, 0, },
92*4882a593Smuzhiyun { HI3660_PCLK_GPIO16, "pclk_gpio16", "clk_div_cfgbus",
93*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 16, 0, },
94*4882a593Smuzhiyun { HI3660_PCLK_GPIO17, "pclk_gpio17", "clk_div_cfgbus",
95*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 17, 0, },
96*4882a593Smuzhiyun { HI3660_PCLK_GPIO18, "pclk_gpio18", "clk_div_ioperi",
97*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 18, 0, },
98*4882a593Smuzhiyun { HI3660_PCLK_GPIO19, "pclk_gpio19", "clk_div_ioperi",
99*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 19, 0, },
100*4882a593Smuzhiyun { HI3660_PCLK_GPIO20, "pclk_gpio20", "clk_div_cfgbus",
101*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 20, 0, },
102*4882a593Smuzhiyun { HI3660_PCLK_GPIO21, "pclk_gpio21", "clk_div_cfgbus",
103*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 21, 0, },
104*4882a593Smuzhiyun { HI3660_CLK_GATE_SPI3, "clk_gate_spi3", "clk_div_ioperi",
105*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 30, 0, },
106*4882a593Smuzhiyun { HI3660_CLK_GATE_I2C7, "clk_gate_i2c7", "clk_mux_i2c",
107*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 31, 0, },
108*4882a593Smuzhiyun { HI3660_CLK_GATE_I2C3, "clk_gate_i2c3", "clk_mux_i2c",
109*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x20, 7, 0, },
110*4882a593Smuzhiyun { HI3660_CLK_GATE_SPI1, "clk_gate_spi1", "clk_mux_spi",
111*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x20, 9, 0, },
112*4882a593Smuzhiyun { HI3660_CLK_GATE_UART1, "clk_gate_uart1", "clk_mux_uarth",
113*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x20, 11, 0, },
114*4882a593Smuzhiyun { HI3660_CLK_GATE_UART2, "clk_gate_uart2", "clk_mux_uart1",
115*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x20, 12, 0, },
116*4882a593Smuzhiyun { HI3660_CLK_GATE_UART4, "clk_gate_uart4", "clk_mux_uarth",
117*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x20, 14, 0, },
118*4882a593Smuzhiyun { HI3660_CLK_GATE_UART5, "clk_gate_uart5", "clk_mux_uart1",
119*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x20, 15, 0, },
120*4882a593Smuzhiyun { HI3660_CLK_GATE_I2C4, "clk_gate_i2c4", "clk_mux_i2c",
121*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x20, 27, 0, },
122*4882a593Smuzhiyun { HI3660_CLK_GATE_DMAC, "clk_gate_dmac", "clk_div_sysbus",
123*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x30, 1, 0, },
124*4882a593Smuzhiyun { HI3660_CLK_GATE_VENC, "clk_gate_venc", "clk_div_venc",
125*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x30, 10, 0, },
126*4882a593Smuzhiyun { HI3660_CLK_GATE_VDEC, "clk_gate_vdec", "clk_div_vdec",
127*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x30, 11, 0, },
128*4882a593Smuzhiyun { HI3660_PCLK_GATE_DSS, "pclk_gate_dss", "clk_div_cfgbus",
129*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x30, 12, 0, },
130*4882a593Smuzhiyun { HI3660_ACLK_GATE_DSS, "aclk_gate_dss", "clk_gate_vivobus",
131*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x30, 13, 0, },
132*4882a593Smuzhiyun { HI3660_CLK_GATE_LDI1, "clk_gate_ldi1", "clk_div_ldi1",
133*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x30, 14, 0, },
134*4882a593Smuzhiyun { HI3660_CLK_GATE_LDI0, "clk_gate_ldi0", "clk_div_ldi0",
135*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x30, 15, 0, },
136*4882a593Smuzhiyun { HI3660_CLK_GATE_VIVOBUS, "clk_gate_vivobus", "clk_div_vivobus",
137*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x30, 16, 0, },
138*4882a593Smuzhiyun { HI3660_CLK_GATE_EDC0, "clk_gate_edc0", "clk_div_edc0",
139*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x30, 17, 0, },
140*4882a593Smuzhiyun { HI3660_CLK_GATE_TXDPHY0_CFG, "clk_gate_txdphy0_cfg", "clkin_sys",
141*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x30, 28, 0, },
142*4882a593Smuzhiyun { HI3660_CLK_GATE_TXDPHY0_REF, "clk_gate_txdphy0_ref", "clkin_sys",
143*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x30, 29, 0, },
144*4882a593Smuzhiyun { HI3660_CLK_GATE_TXDPHY1_CFG, "clk_gate_txdphy1_cfg", "clkin_sys",
145*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x30, 30, 0, },
146*4882a593Smuzhiyun { HI3660_CLK_GATE_TXDPHY1_REF, "clk_gate_txdphy1_ref", "clkin_sys",
147*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x30, 31, 0, },
148*4882a593Smuzhiyun { HI3660_ACLK_GATE_USB3OTG, "aclk_gate_usb3otg", "clk_div_mmc0bus",
149*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x40, 1, 0, },
150*4882a593Smuzhiyun { HI3660_CLK_GATE_SPI4, "clk_gate_spi4", "clk_mux_spi",
151*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x40, 4, 0, },
152*4882a593Smuzhiyun { HI3660_CLK_GATE_SD, "clk_gate_sd", "clk_mux_sd_sys",
153*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x40, 17, 0, },
154*4882a593Smuzhiyun { HI3660_CLK_GATE_SDIO0, "clk_gate_sdio0", "clk_mux_sdio_sys",
155*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x40, 19, 0, },
156*4882a593Smuzhiyun { HI3660_CLK_GATE_ISP_SNCLK0, "clk_gate_isp_snclk0",
157*4882a593Smuzhiyun "clk_isp_snclk_mux", CLK_SET_RATE_PARENT, 0x50, 16, 0, },
158*4882a593Smuzhiyun { HI3660_CLK_GATE_ISP_SNCLK1, "clk_gate_isp_snclk1",
159*4882a593Smuzhiyun "clk_isp_snclk_mux", CLK_SET_RATE_PARENT, 0x50, 17, 0, },
160*4882a593Smuzhiyun { HI3660_CLK_GATE_ISP_SNCLK2, "clk_gate_isp_snclk2",
161*4882a593Smuzhiyun "clk_isp_snclk_mux", CLK_SET_RATE_PARENT, 0x50, 18, 0, },
162*4882a593Smuzhiyun /*
163*4882a593Smuzhiyun * clk_gate_ufs_subsys is a system bus clock, mark it as critical
164*4882a593Smuzhiyun * clock and keep it on for system suspend and resume.
165*4882a593Smuzhiyun */
166*4882a593Smuzhiyun { HI3660_CLK_GATE_UFS_SUBSYS, "clk_gate_ufs_subsys", "clk_div_sysbus",
167*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_IS_CRITICAL, 0x50, 21, 0, },
168*4882a593Smuzhiyun { HI3660_PCLK_GATE_DSI0, "pclk_gate_dsi0", "clk_div_cfgbus",
169*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x50, 28, 0, },
170*4882a593Smuzhiyun { HI3660_PCLK_GATE_DSI1, "pclk_gate_dsi1", "clk_div_cfgbus",
171*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x50, 29, 0, },
172*4882a593Smuzhiyun { HI3660_ACLK_GATE_PCIE, "aclk_gate_pcie", "clk_div_mmc1bus",
173*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x420, 5, 0, },
174*4882a593Smuzhiyun { HI3660_PCLK_GATE_PCIE_SYS, "pclk_gate_pcie_sys", "clk_div_mmc1bus",
175*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x420, 7, 0, },
176*4882a593Smuzhiyun { HI3660_CLK_GATE_PCIEAUX, "clk_gate_pcieaux", "clkin_sys",
177*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x420, 8, 0, },
178*4882a593Smuzhiyun { HI3660_PCLK_GATE_PCIE_PHY, "pclk_gate_pcie_phy", "clk_div_mmc1bus",
179*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x420, 9, 0, },
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun static const struct hisi_gate_clock hi3660_crgctrl_gate_clks[] = {
183*4882a593Smuzhiyun { HI3660_CLK_ANDGT_LDI0, "clk_andgt_ldi0", "clk_mux_ldi0",
184*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xf0, 6, CLK_GATE_HIWORD_MASK, },
185*4882a593Smuzhiyun { HI3660_CLK_ANDGT_LDI1, "clk_andgt_ldi1", "clk_mux_ldi1",
186*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xf0, 7, CLK_GATE_HIWORD_MASK, },
187*4882a593Smuzhiyun { HI3660_CLK_ANDGT_EDC0, "clk_andgt_edc0", "clk_mux_edc0",
188*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xf0, 8, CLK_GATE_HIWORD_MASK, },
189*4882a593Smuzhiyun { HI3660_CLK_ANDGT_VDEC, "clk_andgt_vdec", "clk_mux_vdec",
190*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xf0, 15, CLK_GATE_HIWORD_MASK, },
191*4882a593Smuzhiyun { HI3660_CLK_ANDGT_VENC, "clk_andgt_venc", "clk_mux_venc",
192*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xf4, 0, CLK_GATE_HIWORD_MASK, },
193*4882a593Smuzhiyun { HI3660_CLK_GATE_UFSPHY_GT, "clk_gate_ufsphy_gt", "clk_div_ufsperi",
194*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xf4, 1, CLK_GATE_HIWORD_MASK, },
195*4882a593Smuzhiyun { HI3660_CLK_ANDGT_MMC, "clk_andgt_mmc", "clk_mux_mmc_pll",
196*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xf4, 2, CLK_GATE_HIWORD_MASK, },
197*4882a593Smuzhiyun { HI3660_CLK_ANDGT_SD, "clk_andgt_sd", "clk_mux_sd_pll",
198*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xf4, 3, CLK_GATE_HIWORD_MASK, },
199*4882a593Smuzhiyun { HI3660_CLK_A53HPM_ANDGT, "clk_a53hpm_andgt", "clk_mux_a53hpm",
200*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xf4, 7, CLK_GATE_HIWORD_MASK, },
201*4882a593Smuzhiyun { HI3660_CLK_ANDGT_SDIO, "clk_andgt_sdio", "clk_mux_sdio_pll",
202*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xf4, 8, CLK_GATE_HIWORD_MASK, },
203*4882a593Smuzhiyun { HI3660_CLK_ANDGT_UART0, "clk_andgt_uart0", "clk_div_320m",
204*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xf4, 9, CLK_GATE_HIWORD_MASK, },
205*4882a593Smuzhiyun { HI3660_CLK_ANDGT_UART1, "clk_andgt_uart1", "clk_div_320m",
206*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xf4, 10, CLK_GATE_HIWORD_MASK, },
207*4882a593Smuzhiyun { HI3660_CLK_ANDGT_UARTH, "clk_andgt_uarth", "clk_div_320m",
208*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xf4, 11, CLK_GATE_HIWORD_MASK, },
209*4882a593Smuzhiyun { HI3660_CLK_ANDGT_SPI, "clk_andgt_spi", "clk_div_320m",
210*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xf4, 13, CLK_GATE_HIWORD_MASK, },
211*4882a593Smuzhiyun { HI3660_CLK_VIVOBUS_ANDGT, "clk_vivobus_andgt", "clk_mux_vivobus",
212*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xf8, 1, CLK_GATE_HIWORD_MASK, },
213*4882a593Smuzhiyun { HI3660_CLK_AOMM_ANDGT, "clk_aomm_andgt", "clk_ppll2",
214*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xf8, 3, CLK_GATE_HIWORD_MASK, },
215*4882a593Smuzhiyun { HI3660_CLK_320M_PLL_GT, "clk_320m_pll_gt", "clk_mux_320m",
216*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xf8, 10, 0, },
217*4882a593Smuzhiyun { HI3660_CLK_ANGT_ISP_SNCLK, "clk_isp_snclk_angt", "clk_div_a53hpm",
218*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x108, 2, CLK_GATE_HIWORD_MASK, },
219*4882a593Smuzhiyun { HI3660_AUTODIV_EMMC0BUS, "autodiv_emmc0bus", "autodiv_sysbus",
220*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x404, 1, CLK_GATE_HIWORD_MASK, },
221*4882a593Smuzhiyun { HI3660_AUTODIV_SYSBUS, "autodiv_sysbus", "clk_div_sysbus",
222*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x404, 5, CLK_GATE_HIWORD_MASK, },
223*4882a593Smuzhiyun { HI3660_CLK_GATE_UFSPHY_CFG, "clk_gate_ufsphy_cfg",
224*4882a593Smuzhiyun "clk_div_ufsphy_cfg", CLK_SET_RATE_PARENT, 0x420, 12, 0, },
225*4882a593Smuzhiyun { HI3660_CLK_GATE_UFSIO_REF, "clk_gate_ufsio_ref",
226*4882a593Smuzhiyun "clk_gate_ufs_tcxo_en", CLK_SET_RATE_PARENT, 0x420, 14, 0, },
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun static const char *const
230*4882a593Smuzhiyun clk_mux_sysbus_p[] = {"clk_ppll1", "clk_ppll0"};
231*4882a593Smuzhiyun static const char *const
232*4882a593Smuzhiyun clk_mux_sdio_sys_p[] = {"clk_factor_mmc", "clk_div_sdio",};
233*4882a593Smuzhiyun static const char *const
234*4882a593Smuzhiyun clk_mux_sd_sys_p[] = {"clk_factor_mmc", "clk_div_sd",};
235*4882a593Smuzhiyun static const char *const
236*4882a593Smuzhiyun clk_mux_pll_p[] = {"clk_ppll0", "clk_ppll1", "clk_ppll2", "clk_ppll2",};
237*4882a593Smuzhiyun static const char *const
238*4882a593Smuzhiyun clk_mux_pll0123_p[] = {"clk_ppll0", "clk_ppll1", "clk_ppll2", "clk_ppll3",};
239*4882a593Smuzhiyun static const char *const
240*4882a593Smuzhiyun clk_mux_edc0_p[] = {"clk_inv", "clk_ppll0", "clk_ppll1", "clk_inv",
241*4882a593Smuzhiyun "clk_ppll2", "clk_inv", "clk_inv", "clk_inv",
242*4882a593Smuzhiyun "clk_ppll3", "clk_inv", "clk_inv", "clk_inv",
243*4882a593Smuzhiyun "clk_inv", "clk_inv", "clk_inv", "clk_inv",};
244*4882a593Smuzhiyun static const char *const
245*4882a593Smuzhiyun clk_mux_ldi0_p[] = {"clk_inv", "clk_ppll0", "clk_ppll2", "clk_inv",
246*4882a593Smuzhiyun "clk_ppll1", "clk_inv", "clk_inv", "clk_inv",
247*4882a593Smuzhiyun "clk_ppll3", "clk_inv", "clk_inv", "clk_inv",
248*4882a593Smuzhiyun "clk_inv", "clk_inv", "clk_inv", "clk_inv",};
249*4882a593Smuzhiyun static const char *const
250*4882a593Smuzhiyun clk_mux_uart0_p[] = {"clkin_sys", "clk_div_uart0",};
251*4882a593Smuzhiyun static const char *const
252*4882a593Smuzhiyun clk_mux_uart1_p[] = {"clkin_sys", "clk_div_uart1",};
253*4882a593Smuzhiyun static const char *const
254*4882a593Smuzhiyun clk_mux_uarth_p[] = {"clkin_sys", "clk_div_uarth",};
255*4882a593Smuzhiyun static const char *const
256*4882a593Smuzhiyun clk_mux_pll02p[] = {"clk_ppll0", "clk_ppll2",};
257*4882a593Smuzhiyun static const char *const
258*4882a593Smuzhiyun clk_mux_ioperi_p[] = {"clk_div_320m", "clk_div_a53hpm",};
259*4882a593Smuzhiyun static const char *const
260*4882a593Smuzhiyun clk_mux_spi_p[] = {"clkin_sys", "clk_div_spi",};
261*4882a593Smuzhiyun static const char *const
262*4882a593Smuzhiyun clk_mux_i2c_p[] = {"clkin_sys", "clk_div_i2c",};
263*4882a593Smuzhiyun static const char *const
264*4882a593Smuzhiyun clk_mux_venc_p[] = {"clk_ppll0", "clk_ppll1", "clk_ppll3", "clk_ppll3",};
265*4882a593Smuzhiyun static const char *const
266*4882a593Smuzhiyun clk_mux_isp_snclk_p[] = {"clkin_sys", "clk_isp_snclk_div"};
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static const struct hisi_mux_clock hi3660_crgctrl_mux_clks[] = {
269*4882a593Smuzhiyun { HI3660_CLK_MUX_SYSBUS, "clk_mux_sysbus", clk_mux_sysbus_p,
270*4882a593Smuzhiyun ARRAY_SIZE(clk_mux_sysbus_p), CLK_SET_RATE_PARENT, 0xac, 0, 1,
271*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
272*4882a593Smuzhiyun { HI3660_CLK_MUX_UART0, "clk_mux_uart0", clk_mux_uart0_p,
273*4882a593Smuzhiyun ARRAY_SIZE(clk_mux_uart0_p), CLK_SET_RATE_PARENT, 0xac, 2, 1,
274*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
275*4882a593Smuzhiyun { HI3660_CLK_MUX_UART1, "clk_mux_uart1", clk_mux_uart1_p,
276*4882a593Smuzhiyun ARRAY_SIZE(clk_mux_uart1_p), CLK_SET_RATE_PARENT, 0xac, 3, 1,
277*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
278*4882a593Smuzhiyun { HI3660_CLK_MUX_UARTH, "clk_mux_uarth", clk_mux_uarth_p,
279*4882a593Smuzhiyun ARRAY_SIZE(clk_mux_uarth_p), CLK_SET_RATE_PARENT, 0xac, 4, 1,
280*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
281*4882a593Smuzhiyun { HI3660_CLK_MUX_SPI, "clk_mux_spi", clk_mux_spi_p,
282*4882a593Smuzhiyun ARRAY_SIZE(clk_mux_spi_p), CLK_SET_RATE_PARENT, 0xac, 8, 1,
283*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
284*4882a593Smuzhiyun { HI3660_CLK_MUX_I2C, "clk_mux_i2c", clk_mux_i2c_p,
285*4882a593Smuzhiyun ARRAY_SIZE(clk_mux_i2c_p), CLK_SET_RATE_PARENT, 0xac, 13, 1,
286*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
287*4882a593Smuzhiyun { HI3660_CLK_MUX_MMC_PLL, "clk_mux_mmc_pll", clk_mux_pll02p,
288*4882a593Smuzhiyun ARRAY_SIZE(clk_mux_pll02p), CLK_SET_RATE_PARENT, 0xb4, 0, 1,
289*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
290*4882a593Smuzhiyun { HI3660_CLK_MUX_LDI1, "clk_mux_ldi1", clk_mux_ldi0_p,
291*4882a593Smuzhiyun ARRAY_SIZE(clk_mux_ldi0_p), CLK_SET_RATE_PARENT, 0xb4, 8, 4,
292*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
293*4882a593Smuzhiyun { HI3660_CLK_MUX_LDI0, "clk_mux_ldi0", clk_mux_ldi0_p,
294*4882a593Smuzhiyun ARRAY_SIZE(clk_mux_ldi0_p), CLK_SET_RATE_PARENT, 0xb4, 12, 4,
295*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
296*4882a593Smuzhiyun { HI3660_CLK_MUX_SD_PLL, "clk_mux_sd_pll", clk_mux_pll_p,
297*4882a593Smuzhiyun ARRAY_SIZE(clk_mux_pll_p), CLK_SET_RATE_PARENT, 0xb8, 4, 2,
298*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
299*4882a593Smuzhiyun { HI3660_CLK_MUX_SD_SYS, "clk_mux_sd_sys", clk_mux_sd_sys_p,
300*4882a593Smuzhiyun ARRAY_SIZE(clk_mux_sd_sys_p), CLK_SET_RATE_PARENT, 0xb8, 6, 1,
301*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
302*4882a593Smuzhiyun { HI3660_CLK_MUX_EDC0, "clk_mux_edc0", clk_mux_edc0_p,
303*4882a593Smuzhiyun ARRAY_SIZE(clk_mux_edc0_p), CLK_SET_RATE_PARENT, 0xbc, 6, 4,
304*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
305*4882a593Smuzhiyun { HI3660_CLK_MUX_SDIO_SYS, "clk_mux_sdio_sys", clk_mux_sdio_sys_p,
306*4882a593Smuzhiyun ARRAY_SIZE(clk_mux_sdio_sys_p), CLK_SET_RATE_PARENT, 0xc0, 6, 1,
307*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
308*4882a593Smuzhiyun { HI3660_CLK_MUX_SDIO_PLL, "clk_mux_sdio_pll", clk_mux_pll_p,
309*4882a593Smuzhiyun ARRAY_SIZE(clk_mux_pll_p), CLK_SET_RATE_PARENT, 0xc0, 4, 2,
310*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
311*4882a593Smuzhiyun { HI3660_CLK_MUX_VENC, "clk_mux_venc", clk_mux_venc_p,
312*4882a593Smuzhiyun ARRAY_SIZE(clk_mux_venc_p), CLK_SET_RATE_PARENT, 0xc8, 11, 2,
313*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
314*4882a593Smuzhiyun { HI3660_CLK_MUX_VDEC, "clk_mux_vdec", clk_mux_pll0123_p,
315*4882a593Smuzhiyun ARRAY_SIZE(clk_mux_pll0123_p), CLK_SET_RATE_PARENT, 0xcc, 5, 2,
316*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
317*4882a593Smuzhiyun { HI3660_CLK_MUX_VIVOBUS, "clk_mux_vivobus", clk_mux_pll0123_p,
318*4882a593Smuzhiyun ARRAY_SIZE(clk_mux_pll0123_p), CLK_SET_RATE_PARENT, 0xd0, 12, 2,
319*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
320*4882a593Smuzhiyun { HI3660_CLK_MUX_A53HPM, "clk_mux_a53hpm", clk_mux_pll02p,
321*4882a593Smuzhiyun ARRAY_SIZE(clk_mux_pll02p), CLK_SET_RATE_PARENT, 0xd4, 9, 1,
322*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
323*4882a593Smuzhiyun { HI3660_CLK_MUX_320M, "clk_mux_320m", clk_mux_pll02p,
324*4882a593Smuzhiyun ARRAY_SIZE(clk_mux_pll02p), CLK_SET_RATE_PARENT, 0x100, 0, 1,
325*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
326*4882a593Smuzhiyun { HI3660_CLK_MUX_ISP_SNCLK, "clk_isp_snclk_mux", clk_mux_isp_snclk_p,
327*4882a593Smuzhiyun ARRAY_SIZE(clk_mux_isp_snclk_p), CLK_SET_RATE_PARENT, 0x108, 3, 1,
328*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
329*4882a593Smuzhiyun { HI3660_CLK_MUX_IOPERI, "clk_mux_ioperi", clk_mux_ioperi_p,
330*4882a593Smuzhiyun ARRAY_SIZE(clk_mux_ioperi_p), CLK_SET_RATE_PARENT, 0x108, 10, 1,
331*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun static const struct hisi_divider_clock hi3660_crgctrl_divider_clks[] = {
335*4882a593Smuzhiyun { HI3660_CLK_DIV_UART0, "clk_div_uart0", "clk_andgt_uart0",
336*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xb0, 4, 4, CLK_DIVIDER_HIWORD_MASK, },
337*4882a593Smuzhiyun { HI3660_CLK_DIV_UART1, "clk_div_uart1", "clk_andgt_uart1",
338*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xb0, 8, 4, CLK_DIVIDER_HIWORD_MASK, },
339*4882a593Smuzhiyun { HI3660_CLK_DIV_UARTH, "clk_div_uarth", "clk_andgt_uarth",
340*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xb0, 12, 4, CLK_DIVIDER_HIWORD_MASK, },
341*4882a593Smuzhiyun { HI3660_CLK_DIV_MMC, "clk_div_mmc", "clk_andgt_mmc",
342*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xb4, 3, 4, CLK_DIVIDER_HIWORD_MASK, },
343*4882a593Smuzhiyun { HI3660_CLK_DIV_SD, "clk_div_sd", "clk_andgt_sd",
344*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xb8, 0, 4, CLK_DIVIDER_HIWORD_MASK, },
345*4882a593Smuzhiyun { HI3660_CLK_DIV_EDC0, "clk_div_edc0", "clk_andgt_edc0",
346*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xbc, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
347*4882a593Smuzhiyun { HI3660_CLK_DIV_LDI0, "clk_div_ldi0", "clk_andgt_ldi0",
348*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xbc, 10, 6, CLK_DIVIDER_HIWORD_MASK, },
349*4882a593Smuzhiyun { HI3660_CLK_DIV_SDIO, "clk_div_sdio", "clk_andgt_sdio",
350*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xc0, 0, 4, CLK_DIVIDER_HIWORD_MASK, },
351*4882a593Smuzhiyun { HI3660_CLK_DIV_LDI1, "clk_div_ldi1", "clk_andgt_ldi1",
352*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xc0, 8, 6, CLK_DIVIDER_HIWORD_MASK, },
353*4882a593Smuzhiyun { HI3660_CLK_DIV_SPI, "clk_div_spi", "clk_andgt_spi",
354*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xc4, 12, 4, CLK_DIVIDER_HIWORD_MASK, },
355*4882a593Smuzhiyun { HI3660_CLK_DIV_VENC, "clk_div_venc", "clk_andgt_venc",
356*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xc8, 6, 5, CLK_DIVIDER_HIWORD_MASK, },
357*4882a593Smuzhiyun { HI3660_CLK_DIV_VDEC, "clk_div_vdec", "clk_andgt_vdec",
358*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xcc, 0, 5, CLK_DIVIDER_HIWORD_MASK, },
359*4882a593Smuzhiyun { HI3660_CLK_DIV_VIVOBUS, "clk_div_vivobus", "clk_vivobus_andgt",
360*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xd0, 7, 5, CLK_DIVIDER_HIWORD_MASK, },
361*4882a593Smuzhiyun { HI3660_CLK_DIV_I2C, "clk_div_i2c", "clk_div_320m",
362*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xe8, 4, 4, CLK_DIVIDER_HIWORD_MASK, },
363*4882a593Smuzhiyun { HI3660_CLK_DIV_UFSPHY, "clk_div_ufsphy_cfg", "clk_gate_ufsphy_gt",
364*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xe8, 9, 2, CLK_DIVIDER_HIWORD_MASK, },
365*4882a593Smuzhiyun { HI3660_CLK_DIV_CFGBUS, "clk_div_cfgbus", "clk_div_sysbus",
366*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xec, 0, 2, CLK_DIVIDER_HIWORD_MASK, },
367*4882a593Smuzhiyun { HI3660_CLK_DIV_MMC0BUS, "clk_div_mmc0bus", "autodiv_emmc0bus",
368*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xec, 2, 1, CLK_DIVIDER_HIWORD_MASK, },
369*4882a593Smuzhiyun { HI3660_CLK_DIV_MMC1BUS, "clk_div_mmc1bus", "clk_div_sysbus",
370*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xec, 3, 1, CLK_DIVIDER_HIWORD_MASK, },
371*4882a593Smuzhiyun { HI3660_CLK_DIV_UFSPERI, "clk_div_ufsperi", "clk_gate_ufs_subsys",
372*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0xec, 14, 1, CLK_DIVIDER_HIWORD_MASK, },
373*4882a593Smuzhiyun { HI3660_CLK_DIV_AOMM, "clk_div_aomm", "clk_aomm_andgt",
374*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x100, 7, 4, CLK_DIVIDER_HIWORD_MASK, },
375*4882a593Smuzhiyun { HI3660_CLK_DIV_ISP_SNCLK, "clk_isp_snclk_div", "clk_isp_snclk_fac",
376*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x108, 0, 2, CLK_DIVIDER_HIWORD_MASK, },
377*4882a593Smuzhiyun { HI3660_CLK_DIV_IOPERI, "clk_div_ioperi", "clk_mux_ioperi",
378*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x108, 11, 4, CLK_DIVIDER_HIWORD_MASK, },
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* clk_pmuctrl */
382*4882a593Smuzhiyun /* pmu register need shift 2 bits */
383*4882a593Smuzhiyun static const struct hisi_gate_clock hi3660_pmu_gate_clks[] = {
384*4882a593Smuzhiyun { HI3660_GATE_ABB_192, "clk_gate_abb_192", "clkin_sys",
385*4882a593Smuzhiyun CLK_SET_RATE_PARENT, (0x10a << 2), 3, 0, },
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* clk_pctrl */
389*4882a593Smuzhiyun static const struct hisi_gate_clock hi3660_pctrl_gate_clks[] = {
390*4882a593Smuzhiyun { HI3660_GATE_UFS_TCXO_EN, "clk_gate_ufs_tcxo_en",
391*4882a593Smuzhiyun "clk_gate_abb_192", CLK_SET_RATE_PARENT, 0x10, 0,
392*4882a593Smuzhiyun CLK_GATE_HIWORD_MASK, },
393*4882a593Smuzhiyun { HI3660_GATE_USB_TCXO_EN, "clk_gate_usb_tcxo_en", "clk_gate_abb_192",
394*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 1, CLK_GATE_HIWORD_MASK, },
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* clk_sctrl */
398*4882a593Smuzhiyun static const struct hisi_gate_clock hi3660_sctrl_gate_sep_clks[] = {
399*4882a593Smuzhiyun { HI3660_PCLK_AO_GPIO0, "pclk_ao_gpio0", "clk_div_aobus",
400*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x160, 11, 0, },
401*4882a593Smuzhiyun { HI3660_PCLK_AO_GPIO1, "pclk_ao_gpio1", "clk_div_aobus",
402*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x160, 12, 0, },
403*4882a593Smuzhiyun { HI3660_PCLK_AO_GPIO2, "pclk_ao_gpio2", "clk_div_aobus",
404*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x160, 13, 0, },
405*4882a593Smuzhiyun { HI3660_PCLK_AO_GPIO3, "pclk_ao_gpio3", "clk_div_aobus",
406*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x160, 14, 0, },
407*4882a593Smuzhiyun { HI3660_PCLK_AO_GPIO4, "pclk_ao_gpio4", "clk_div_aobus",
408*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x160, 21, 0, },
409*4882a593Smuzhiyun { HI3660_PCLK_AO_GPIO5, "pclk_ao_gpio5", "clk_div_aobus",
410*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x160, 22, 0, },
411*4882a593Smuzhiyun { HI3660_PCLK_AO_GPIO6, "pclk_ao_gpio6", "clk_div_aobus",
412*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x160, 25, 0, },
413*4882a593Smuzhiyun { HI3660_PCLK_GATE_MMBUF, "pclk_gate_mmbuf", "pclk_div_mmbuf",
414*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x170, 23, 0, },
415*4882a593Smuzhiyun { HI3660_CLK_GATE_DSS_AXI_MM, "clk_gate_dss_axi_mm", "aclk_mux_mmbuf",
416*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x170, 24, 0, },
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun static const struct hisi_gate_clock hi3660_sctrl_gate_clks[] = {
420*4882a593Smuzhiyun { HI3660_PCLK_MMBUF_ANDGT, "pclk_mmbuf_andgt", "clk_sw_mmbuf",
421*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x258, 7, CLK_GATE_HIWORD_MASK, },
422*4882a593Smuzhiyun { HI3660_CLK_MMBUF_PLL_ANDGT, "clk_mmbuf_pll_andgt", "clk_ppll0",
423*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x260, 11, CLK_DIVIDER_HIWORD_MASK, },
424*4882a593Smuzhiyun { HI3660_CLK_FLL_MMBUF_ANDGT, "clk_fll_mmbuf_andgt", "clk_fll_src",
425*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x260, 12, CLK_DIVIDER_HIWORD_MASK, },
426*4882a593Smuzhiyun { HI3660_CLK_SYS_MMBUF_ANDGT, "clk_sys_mmbuf_andgt", "clkin_sys",
427*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x260, 13, CLK_DIVIDER_HIWORD_MASK, },
428*4882a593Smuzhiyun { HI3660_CLK_GATE_PCIEPHY_GT, "clk_gate_pciephy_gt", "clk_ppll0",
429*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x268, 11, CLK_DIVIDER_HIWORD_MASK, },
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun static const char *const
433*4882a593Smuzhiyun aclk_mux_mmbuf_p[] = {"aclk_div_mmbuf", "clk_gate_aomm",};
434*4882a593Smuzhiyun static const char *const
435*4882a593Smuzhiyun clk_sw_mmbuf_p[] = {"clk_sys_mmbuf_andgt", "clk_fll_mmbuf_andgt",
436*4882a593Smuzhiyun "aclk_mux_mmbuf", "aclk_mux_mmbuf"};
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun static const struct hisi_mux_clock hi3660_sctrl_mux_clks[] = {
439*4882a593Smuzhiyun { HI3660_ACLK_MUX_MMBUF, "aclk_mux_mmbuf", aclk_mux_mmbuf_p,
440*4882a593Smuzhiyun ARRAY_SIZE(aclk_mux_mmbuf_p), CLK_SET_RATE_PARENT, 0x250, 12, 1,
441*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
442*4882a593Smuzhiyun { HI3660_CLK_SW_MMBUF, "clk_sw_mmbuf", clk_sw_mmbuf_p,
443*4882a593Smuzhiyun ARRAY_SIZE(clk_sw_mmbuf_p), CLK_SET_RATE_PARENT, 0x258, 8, 2,
444*4882a593Smuzhiyun CLK_MUX_HIWORD_MASK, },
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun static const struct hisi_divider_clock hi3660_sctrl_divider_clks[] = {
448*4882a593Smuzhiyun { HI3660_CLK_DIV_AOBUS, "clk_div_aobus", "clk_ppll0",
449*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x254, 0, 6, CLK_DIVIDER_HIWORD_MASK, },
450*4882a593Smuzhiyun { HI3660_PCLK_DIV_MMBUF, "pclk_div_mmbuf", "pclk_mmbuf_andgt",
451*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x258, 10, 2, CLK_DIVIDER_HIWORD_MASK, },
452*4882a593Smuzhiyun { HI3660_ACLK_DIV_MMBUF, "aclk_div_mmbuf", "clk_mmbuf_pll_andgt",
453*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x258, 12, 4, CLK_DIVIDER_HIWORD_MASK, },
454*4882a593Smuzhiyun { HI3660_CLK_DIV_PCIEPHY, "clk_div_pciephy", "clk_gate_pciephy_gt",
455*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x268, 12, 4, CLK_DIVIDER_HIWORD_MASK, },
456*4882a593Smuzhiyun };
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun /* clk_iomcu */
459*4882a593Smuzhiyun static const struct hisi_gate_clock hi3660_iomcu_gate_sep_clks[] = {
460*4882a593Smuzhiyun { HI3660_CLK_I2C0_IOMCU, "clk_i2c0_iomcu", "clk_fll_src",
461*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 3, 0, },
462*4882a593Smuzhiyun { HI3660_CLK_I2C1_IOMCU, "clk_i2c1_iomcu", "clk_fll_src",
463*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 4, 0, },
464*4882a593Smuzhiyun { HI3660_CLK_I2C2_IOMCU, "clk_i2c2_iomcu", "clk_fll_src",
465*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 5, 0, },
466*4882a593Smuzhiyun { HI3660_CLK_I2C6_IOMCU, "clk_i2c6_iomcu", "clk_fll_src",
467*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x10, 27, 0, },
468*4882a593Smuzhiyun { HI3660_CLK_IOMCU_PERI0, "iomcu_peri0", "clk_ppll0",
469*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 0x90, 0, 0, },
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun static struct hisi_clock_data *clk_crgctrl_data;
473*4882a593Smuzhiyun
hi3660_clk_iomcu_init(struct device_node * np)474*4882a593Smuzhiyun static void hi3660_clk_iomcu_init(struct device_node *np)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun struct hisi_clock_data *clk_data;
477*4882a593Smuzhiyun int nr = ARRAY_SIZE(hi3660_iomcu_gate_sep_clks);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun clk_data = hisi_clk_init(np, nr);
480*4882a593Smuzhiyun if (!clk_data)
481*4882a593Smuzhiyun return;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun hisi_clk_register_gate_sep(hi3660_iomcu_gate_sep_clks,
484*4882a593Smuzhiyun ARRAY_SIZE(hi3660_iomcu_gate_sep_clks),
485*4882a593Smuzhiyun clk_data);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
hi3660_clk_pmuctrl_init(struct device_node * np)488*4882a593Smuzhiyun static void hi3660_clk_pmuctrl_init(struct device_node *np)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun struct hisi_clock_data *clk_data;
491*4882a593Smuzhiyun int nr = ARRAY_SIZE(hi3660_pmu_gate_clks);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun clk_data = hisi_clk_init(np, nr);
494*4882a593Smuzhiyun if (!clk_data)
495*4882a593Smuzhiyun return;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun hisi_clk_register_gate(hi3660_pmu_gate_clks,
498*4882a593Smuzhiyun ARRAY_SIZE(hi3660_pmu_gate_clks), clk_data);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
hi3660_clk_pctrl_init(struct device_node * np)501*4882a593Smuzhiyun static void hi3660_clk_pctrl_init(struct device_node *np)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun struct hisi_clock_data *clk_data;
504*4882a593Smuzhiyun int nr = ARRAY_SIZE(hi3660_pctrl_gate_clks);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun clk_data = hisi_clk_init(np, nr);
507*4882a593Smuzhiyun if (!clk_data)
508*4882a593Smuzhiyun return;
509*4882a593Smuzhiyun hisi_clk_register_gate(hi3660_pctrl_gate_clks,
510*4882a593Smuzhiyun ARRAY_SIZE(hi3660_pctrl_gate_clks), clk_data);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
hi3660_clk_sctrl_init(struct device_node * np)513*4882a593Smuzhiyun static void hi3660_clk_sctrl_init(struct device_node *np)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun struct hisi_clock_data *clk_data;
516*4882a593Smuzhiyun int nr = ARRAY_SIZE(hi3660_sctrl_gate_clks) +
517*4882a593Smuzhiyun ARRAY_SIZE(hi3660_sctrl_gate_sep_clks) +
518*4882a593Smuzhiyun ARRAY_SIZE(hi3660_sctrl_mux_clks) +
519*4882a593Smuzhiyun ARRAY_SIZE(hi3660_sctrl_divider_clks);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun clk_data = hisi_clk_init(np, nr);
522*4882a593Smuzhiyun if (!clk_data)
523*4882a593Smuzhiyun return;
524*4882a593Smuzhiyun hisi_clk_register_gate(hi3660_sctrl_gate_clks,
525*4882a593Smuzhiyun ARRAY_SIZE(hi3660_sctrl_gate_clks), clk_data);
526*4882a593Smuzhiyun hisi_clk_register_gate_sep(hi3660_sctrl_gate_sep_clks,
527*4882a593Smuzhiyun ARRAY_SIZE(hi3660_sctrl_gate_sep_clks),
528*4882a593Smuzhiyun clk_data);
529*4882a593Smuzhiyun hisi_clk_register_mux(hi3660_sctrl_mux_clks,
530*4882a593Smuzhiyun ARRAY_SIZE(hi3660_sctrl_mux_clks), clk_data);
531*4882a593Smuzhiyun hisi_clk_register_divider(hi3660_sctrl_divider_clks,
532*4882a593Smuzhiyun ARRAY_SIZE(hi3660_sctrl_divider_clks),
533*4882a593Smuzhiyun clk_data);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
hi3660_clk_crgctrl_early_init(struct device_node * np)536*4882a593Smuzhiyun static void hi3660_clk_crgctrl_early_init(struct device_node *np)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun int nr = ARRAY_SIZE(hi3660_fixed_rate_clks) +
539*4882a593Smuzhiyun ARRAY_SIZE(hi3660_crgctrl_gate_sep_clks) +
540*4882a593Smuzhiyun ARRAY_SIZE(hi3660_crgctrl_gate_clks) +
541*4882a593Smuzhiyun ARRAY_SIZE(hi3660_crgctrl_mux_clks) +
542*4882a593Smuzhiyun ARRAY_SIZE(hi3660_crg_fixed_factor_clks) +
543*4882a593Smuzhiyun ARRAY_SIZE(hi3660_crgctrl_divider_clks);
544*4882a593Smuzhiyun int i;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun clk_crgctrl_data = hisi_clk_init(np, nr);
547*4882a593Smuzhiyun if (!clk_crgctrl_data)
548*4882a593Smuzhiyun return;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun for (i = 0; i < nr; i++)
551*4882a593Smuzhiyun clk_crgctrl_data->clk_data.clks[i] = ERR_PTR(-EPROBE_DEFER);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun hisi_clk_register_fixed_rate(hi3660_fixed_rate_clks,
554*4882a593Smuzhiyun ARRAY_SIZE(hi3660_fixed_rate_clks),
555*4882a593Smuzhiyun clk_crgctrl_data);
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(hi3660_clk_crgctrl, "hisilicon,hi3660-crgctrl",
558*4882a593Smuzhiyun hi3660_clk_crgctrl_early_init);
559*4882a593Smuzhiyun
hi3660_clk_crgctrl_init(struct device_node * np)560*4882a593Smuzhiyun static void hi3660_clk_crgctrl_init(struct device_node *np)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun struct clk **clks;
563*4882a593Smuzhiyun int i;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun if (!clk_crgctrl_data)
566*4882a593Smuzhiyun hi3660_clk_crgctrl_early_init(np);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* clk_crgctrl_data initialization failed */
569*4882a593Smuzhiyun if (!clk_crgctrl_data)
570*4882a593Smuzhiyun return;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun hisi_clk_register_gate_sep(hi3660_crgctrl_gate_sep_clks,
573*4882a593Smuzhiyun ARRAY_SIZE(hi3660_crgctrl_gate_sep_clks),
574*4882a593Smuzhiyun clk_crgctrl_data);
575*4882a593Smuzhiyun hisi_clk_register_gate(hi3660_crgctrl_gate_clks,
576*4882a593Smuzhiyun ARRAY_SIZE(hi3660_crgctrl_gate_clks),
577*4882a593Smuzhiyun clk_crgctrl_data);
578*4882a593Smuzhiyun hisi_clk_register_mux(hi3660_crgctrl_mux_clks,
579*4882a593Smuzhiyun ARRAY_SIZE(hi3660_crgctrl_mux_clks),
580*4882a593Smuzhiyun clk_crgctrl_data);
581*4882a593Smuzhiyun hisi_clk_register_fixed_factor(hi3660_crg_fixed_factor_clks,
582*4882a593Smuzhiyun ARRAY_SIZE(hi3660_crg_fixed_factor_clks),
583*4882a593Smuzhiyun clk_crgctrl_data);
584*4882a593Smuzhiyun hisi_clk_register_divider(hi3660_crgctrl_divider_clks,
585*4882a593Smuzhiyun ARRAY_SIZE(hi3660_crgctrl_divider_clks),
586*4882a593Smuzhiyun clk_crgctrl_data);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun clks = clk_crgctrl_data->clk_data.clks;
589*4882a593Smuzhiyun for (i = 0; i < clk_crgctrl_data->clk_data.clk_num; i++) {
590*4882a593Smuzhiyun if (IS_ERR(clks[i]) && PTR_ERR(clks[i]) != -EPROBE_DEFER)
591*4882a593Smuzhiyun pr_err("Failed to register crgctrl clock[%d] err=%ld\n",
592*4882a593Smuzhiyun i, PTR_ERR(clks[i]));
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun static const struct of_device_id hi3660_clk_match_table[] = {
597*4882a593Smuzhiyun { .compatible = "hisilicon,hi3660-crgctrl",
598*4882a593Smuzhiyun .data = hi3660_clk_crgctrl_init },
599*4882a593Smuzhiyun { .compatible = "hisilicon,hi3660-pctrl",
600*4882a593Smuzhiyun .data = hi3660_clk_pctrl_init },
601*4882a593Smuzhiyun { .compatible = "hisilicon,hi3660-pmuctrl",
602*4882a593Smuzhiyun .data = hi3660_clk_pmuctrl_init },
603*4882a593Smuzhiyun { .compatible = "hisilicon,hi3660-sctrl",
604*4882a593Smuzhiyun .data = hi3660_clk_sctrl_init },
605*4882a593Smuzhiyun { .compatible = "hisilicon,hi3660-iomcu",
606*4882a593Smuzhiyun .data = hi3660_clk_iomcu_init },
607*4882a593Smuzhiyun { }
608*4882a593Smuzhiyun };
609*4882a593Smuzhiyun
hi3660_clk_probe(struct platform_device * pdev)610*4882a593Smuzhiyun static int hi3660_clk_probe(struct platform_device *pdev)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun struct device *dev = &pdev->dev;
613*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
614*4882a593Smuzhiyun void (*init_func)(struct device_node *np);
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun init_func = of_device_get_match_data(dev);
617*4882a593Smuzhiyun if (!init_func)
618*4882a593Smuzhiyun return -ENODEV;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun init_func(np);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun return 0;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun static struct platform_driver hi3660_clk_driver = {
626*4882a593Smuzhiyun .probe = hi3660_clk_probe,
627*4882a593Smuzhiyun .driver = {
628*4882a593Smuzhiyun .name = "hi3660-clk",
629*4882a593Smuzhiyun .of_match_table = hi3660_clk_match_table,
630*4882a593Smuzhiyun },
631*4882a593Smuzhiyun };
632*4882a593Smuzhiyun
hi3660_clk_init(void)633*4882a593Smuzhiyun static int __init hi3660_clk_init(void)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun return platform_driver_register(&hi3660_clk_driver);
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun core_initcall(hi3660_clk_init);
638