xref: /OK3568_Linux_fs/kernel/drivers/clk/hisilicon/clk-hi3620.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Hisilicon Hi3620 clock driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2012-2013 Hisilicon Limited.
6*4882a593Smuzhiyun  * Copyright (c) 2012-2013 Linaro Limited.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Author: Haojian Zhuang <haojian.zhuang@linaro.org>
9*4882a593Smuzhiyun  *	   Xin Li <li.xin@linaro.org>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/clk-provider.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <dt-bindings/clock/hi3620-clock.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "clk.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* clock parent list */
25*4882a593Smuzhiyun static const char *const timer0_mux_p[] __initconst = { "osc32k", "timerclk01", };
26*4882a593Smuzhiyun static const char *const timer1_mux_p[] __initconst = { "osc32k", "timerclk01", };
27*4882a593Smuzhiyun static const char *const timer2_mux_p[] __initconst = { "osc32k", "timerclk23", };
28*4882a593Smuzhiyun static const char *const timer3_mux_p[] __initconst = { "osc32k", "timerclk23", };
29*4882a593Smuzhiyun static const char *const timer4_mux_p[] __initconst = { "osc32k", "timerclk45", };
30*4882a593Smuzhiyun static const char *const timer5_mux_p[] __initconst = { "osc32k", "timerclk45", };
31*4882a593Smuzhiyun static const char *const timer6_mux_p[] __initconst = { "osc32k", "timerclk67", };
32*4882a593Smuzhiyun static const char *const timer7_mux_p[] __initconst = { "osc32k", "timerclk67", };
33*4882a593Smuzhiyun static const char *const timer8_mux_p[] __initconst = { "osc32k", "timerclk89", };
34*4882a593Smuzhiyun static const char *const timer9_mux_p[] __initconst = { "osc32k", "timerclk89", };
35*4882a593Smuzhiyun static const char *const uart0_mux_p[] __initconst = { "osc26m", "pclk", };
36*4882a593Smuzhiyun static const char *const uart1_mux_p[] __initconst = { "osc26m", "pclk", };
37*4882a593Smuzhiyun static const char *const uart2_mux_p[] __initconst = { "osc26m", "pclk", };
38*4882a593Smuzhiyun static const char *const uart3_mux_p[] __initconst = { "osc26m", "pclk", };
39*4882a593Smuzhiyun static const char *const uart4_mux_p[] __initconst = { "osc26m", "pclk", };
40*4882a593Smuzhiyun static const char *const spi0_mux_p[] __initconst = { "osc26m", "rclk_cfgaxi", };
41*4882a593Smuzhiyun static const char *const spi1_mux_p[] __initconst = { "osc26m", "rclk_cfgaxi", };
42*4882a593Smuzhiyun static const char *const spi2_mux_p[] __initconst = { "osc26m", "rclk_cfgaxi", };
43*4882a593Smuzhiyun /* share axi parent */
44*4882a593Smuzhiyun static const char *const saxi_mux_p[] __initconst = { "armpll3", "armpll2", };
45*4882a593Smuzhiyun static const char *const pwm0_mux_p[] __initconst = { "osc32k", "osc26m", };
46*4882a593Smuzhiyun static const char *const pwm1_mux_p[] __initconst = { "osc32k", "osc26m", };
47*4882a593Smuzhiyun static const char *const sd_mux_p[] __initconst = { "armpll2", "armpll3", };
48*4882a593Smuzhiyun static const char *const mmc1_mux_p[] __initconst = { "armpll2", "armpll3", };
49*4882a593Smuzhiyun static const char *const mmc1_mux2_p[] __initconst = { "osc26m", "mmc1_div", };
50*4882a593Smuzhiyun static const char *const g2d_mux_p[] __initconst = { "armpll2", "armpll3", };
51*4882a593Smuzhiyun static const char *const venc_mux_p[] __initconst = { "armpll2", "armpll3", };
52*4882a593Smuzhiyun static const char *const vdec_mux_p[] __initconst = { "armpll2", "armpll3", };
53*4882a593Smuzhiyun static const char *const vpp_mux_p[] __initconst = { "armpll2", "armpll3", };
54*4882a593Smuzhiyun static const char *const edc0_mux_p[] __initconst = { "armpll2", "armpll3", };
55*4882a593Smuzhiyun static const char *const ldi0_mux_p[] __initconst = { "armpll2", "armpll4",
56*4882a593Smuzhiyun 					     "armpll3", "armpll5", };
57*4882a593Smuzhiyun static const char *const edc1_mux_p[] __initconst = { "armpll2", "armpll3", };
58*4882a593Smuzhiyun static const char *const ldi1_mux_p[] __initconst = { "armpll2", "armpll4",
59*4882a593Smuzhiyun 					     "armpll3", "armpll5", };
60*4882a593Smuzhiyun static const char *const rclk_hsic_p[] __initconst = { "armpll3", "armpll2", };
61*4882a593Smuzhiyun static const char *const mmc2_mux_p[] __initconst = { "armpll2", "armpll3", };
62*4882a593Smuzhiyun static const char *const mmc3_mux_p[] __initconst = { "armpll2", "armpll3", };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* fixed rate clocks */
66*4882a593Smuzhiyun static struct hisi_fixed_rate_clock hi3620_fixed_rate_clks[] __initdata = {
67*4882a593Smuzhiyun 	{ HI3620_OSC32K,   "osc32k",   NULL, 0, 32768, },
68*4882a593Smuzhiyun 	{ HI3620_OSC26M,   "osc26m",   NULL, 0, 26000000, },
69*4882a593Smuzhiyun 	{ HI3620_PCLK,     "pclk",     NULL, 0, 26000000, },
70*4882a593Smuzhiyun 	{ HI3620_PLL_ARM0, "armpll0",  NULL, 0, 1600000000, },
71*4882a593Smuzhiyun 	{ HI3620_PLL_ARM1, "armpll1",  NULL, 0, 1600000000, },
72*4882a593Smuzhiyun 	{ HI3620_PLL_PERI, "armpll2",  NULL, 0, 1440000000, },
73*4882a593Smuzhiyun 	{ HI3620_PLL_USB,  "armpll3",  NULL, 0, 1440000000, },
74*4882a593Smuzhiyun 	{ HI3620_PLL_HDMI, "armpll4",  NULL, 0, 1188000000, },
75*4882a593Smuzhiyun 	{ HI3620_PLL_GPU,  "armpll5",  NULL, 0, 1300000000, },
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* fixed factor clocks */
79*4882a593Smuzhiyun static struct hisi_fixed_factor_clock hi3620_fixed_factor_clks[] __initdata = {
80*4882a593Smuzhiyun 	{ HI3620_RCLK_TCXO,   "rclk_tcxo",   "osc26m",   1, 4,  0, },
81*4882a593Smuzhiyun 	{ HI3620_RCLK_CFGAXI, "rclk_cfgaxi", "armpll2",  1, 30, 0, },
82*4882a593Smuzhiyun 	{ HI3620_RCLK_PICO,   "rclk_pico",   "hsic_div", 1, 40, 0, },
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun static struct hisi_mux_clock hi3620_mux_clks[] __initdata = {
86*4882a593Smuzhiyun 	{ HI3620_TIMER0_MUX, "timer0_mux", timer0_mux_p, ARRAY_SIZE(timer0_mux_p), CLK_SET_RATE_PARENT, 0,     15, 2, 0,                   },
87*4882a593Smuzhiyun 	{ HI3620_TIMER1_MUX, "timer1_mux", timer1_mux_p, ARRAY_SIZE(timer1_mux_p), CLK_SET_RATE_PARENT, 0,     17, 2, 0,                   },
88*4882a593Smuzhiyun 	{ HI3620_TIMER2_MUX, "timer2_mux", timer2_mux_p, ARRAY_SIZE(timer2_mux_p), CLK_SET_RATE_PARENT, 0,     19, 2, 0,                   },
89*4882a593Smuzhiyun 	{ HI3620_TIMER3_MUX, "timer3_mux", timer3_mux_p, ARRAY_SIZE(timer3_mux_p), CLK_SET_RATE_PARENT, 0,     21, 2, 0,                   },
90*4882a593Smuzhiyun 	{ HI3620_TIMER4_MUX, "timer4_mux", timer4_mux_p, ARRAY_SIZE(timer4_mux_p), CLK_SET_RATE_PARENT, 0x18,  0,  2, 0,                   },
91*4882a593Smuzhiyun 	{ HI3620_TIMER5_MUX, "timer5_mux", timer5_mux_p, ARRAY_SIZE(timer5_mux_p), CLK_SET_RATE_PARENT, 0x18,  2,  2, 0,                   },
92*4882a593Smuzhiyun 	{ HI3620_TIMER6_MUX, "timer6_mux", timer6_mux_p, ARRAY_SIZE(timer6_mux_p), CLK_SET_RATE_PARENT, 0x18,  4,  2, 0,                   },
93*4882a593Smuzhiyun 	{ HI3620_TIMER7_MUX, "timer7_mux", timer7_mux_p, ARRAY_SIZE(timer7_mux_p), CLK_SET_RATE_PARENT, 0x18,  6,  2, 0,                   },
94*4882a593Smuzhiyun 	{ HI3620_TIMER8_MUX, "timer8_mux", timer8_mux_p, ARRAY_SIZE(timer8_mux_p), CLK_SET_RATE_PARENT, 0x18,  8,  2, 0,                   },
95*4882a593Smuzhiyun 	{ HI3620_TIMER9_MUX, "timer9_mux", timer9_mux_p, ARRAY_SIZE(timer9_mux_p), CLK_SET_RATE_PARENT, 0x18,  10, 2, 0,                   },
96*4882a593Smuzhiyun 	{ HI3620_UART0_MUX,  "uart0_mux",  uart0_mux_p,  ARRAY_SIZE(uart0_mux_p),  CLK_SET_RATE_PARENT, 0x100, 7,  1, CLK_MUX_HIWORD_MASK, },
97*4882a593Smuzhiyun 	{ HI3620_UART1_MUX,  "uart1_mux",  uart1_mux_p,  ARRAY_SIZE(uart1_mux_p),  CLK_SET_RATE_PARENT, 0x100, 8,  1, CLK_MUX_HIWORD_MASK, },
98*4882a593Smuzhiyun 	{ HI3620_UART2_MUX,  "uart2_mux",  uart2_mux_p,  ARRAY_SIZE(uart2_mux_p),  CLK_SET_RATE_PARENT, 0x100, 9,  1, CLK_MUX_HIWORD_MASK, },
99*4882a593Smuzhiyun 	{ HI3620_UART3_MUX,  "uart3_mux",  uart3_mux_p,  ARRAY_SIZE(uart3_mux_p),  CLK_SET_RATE_PARENT, 0x100, 10, 1, CLK_MUX_HIWORD_MASK, },
100*4882a593Smuzhiyun 	{ HI3620_UART4_MUX,  "uart4_mux",  uart4_mux_p,  ARRAY_SIZE(uart4_mux_p),  CLK_SET_RATE_PARENT, 0x100, 11, 1, CLK_MUX_HIWORD_MASK, },
101*4882a593Smuzhiyun 	{ HI3620_SPI0_MUX,   "spi0_mux",   spi0_mux_p,   ARRAY_SIZE(spi0_mux_p),   CLK_SET_RATE_PARENT, 0x100, 12, 1, CLK_MUX_HIWORD_MASK, },
102*4882a593Smuzhiyun 	{ HI3620_SPI1_MUX,   "spi1_mux",   spi1_mux_p,   ARRAY_SIZE(spi1_mux_p),   CLK_SET_RATE_PARENT, 0x100, 13, 1, CLK_MUX_HIWORD_MASK, },
103*4882a593Smuzhiyun 	{ HI3620_SPI2_MUX,   "spi2_mux",   spi2_mux_p,   ARRAY_SIZE(spi2_mux_p),   CLK_SET_RATE_PARENT, 0x100, 14, 1, CLK_MUX_HIWORD_MASK, },
104*4882a593Smuzhiyun 	{ HI3620_SAXI_MUX,   "saxi_mux",   saxi_mux_p,   ARRAY_SIZE(saxi_mux_p),   CLK_SET_RATE_PARENT, 0x100, 15, 1, CLK_MUX_HIWORD_MASK, },
105*4882a593Smuzhiyun 	{ HI3620_PWM0_MUX,   "pwm0_mux",   pwm0_mux_p,   ARRAY_SIZE(pwm0_mux_p),   CLK_SET_RATE_PARENT, 0x104, 10, 1, CLK_MUX_HIWORD_MASK, },
106*4882a593Smuzhiyun 	{ HI3620_PWM1_MUX,   "pwm1_mux",   pwm1_mux_p,   ARRAY_SIZE(pwm1_mux_p),   CLK_SET_RATE_PARENT, 0x104, 11, 1, CLK_MUX_HIWORD_MASK, },
107*4882a593Smuzhiyun 	{ HI3620_SD_MUX,     "sd_mux",     sd_mux_p,     ARRAY_SIZE(sd_mux_p),     CLK_SET_RATE_PARENT, 0x108, 4,  1, CLK_MUX_HIWORD_MASK, },
108*4882a593Smuzhiyun 	{ HI3620_MMC1_MUX,   "mmc1_mux",   mmc1_mux_p,   ARRAY_SIZE(mmc1_mux_p),   CLK_SET_RATE_PARENT, 0x108, 9,  1, CLK_MUX_HIWORD_MASK, },
109*4882a593Smuzhiyun 	{ HI3620_MMC1_MUX2,  "mmc1_mux2",  mmc1_mux2_p,  ARRAY_SIZE(mmc1_mux2_p),  CLK_SET_RATE_PARENT, 0x108, 10, 1, CLK_MUX_HIWORD_MASK, },
110*4882a593Smuzhiyun 	{ HI3620_G2D_MUX,    "g2d_mux",    g2d_mux_p,    ARRAY_SIZE(g2d_mux_p),    CLK_SET_RATE_PARENT, 0x10c, 5,  1, CLK_MUX_HIWORD_MASK, },
111*4882a593Smuzhiyun 	{ HI3620_VENC_MUX,   "venc_mux",   venc_mux_p,   ARRAY_SIZE(venc_mux_p),   CLK_SET_RATE_PARENT, 0x10c, 11, 1, CLK_MUX_HIWORD_MASK, },
112*4882a593Smuzhiyun 	{ HI3620_VDEC_MUX,   "vdec_mux",   vdec_mux_p,   ARRAY_SIZE(vdec_mux_p),   CLK_SET_RATE_PARENT, 0x110, 5,  1, CLK_MUX_HIWORD_MASK, },
113*4882a593Smuzhiyun 	{ HI3620_VPP_MUX,    "vpp_mux",    vpp_mux_p,    ARRAY_SIZE(vpp_mux_p),    CLK_SET_RATE_PARENT, 0x110, 11, 1, CLK_MUX_HIWORD_MASK, },
114*4882a593Smuzhiyun 	{ HI3620_EDC0_MUX,   "edc0_mux",   edc0_mux_p,   ARRAY_SIZE(edc0_mux_p),   CLK_SET_RATE_PARENT, 0x114, 6,  1, CLK_MUX_HIWORD_MASK, },
115*4882a593Smuzhiyun 	{ HI3620_LDI0_MUX,   "ldi0_mux",   ldi0_mux_p,   ARRAY_SIZE(ldi0_mux_p),   CLK_SET_RATE_PARENT, 0x114, 13, 2, CLK_MUX_HIWORD_MASK, },
116*4882a593Smuzhiyun 	{ HI3620_EDC1_MUX,   "edc1_mux",   edc1_mux_p,   ARRAY_SIZE(edc1_mux_p),   CLK_SET_RATE_PARENT, 0x118, 6,  1, CLK_MUX_HIWORD_MASK, },
117*4882a593Smuzhiyun 	{ HI3620_LDI1_MUX,   "ldi1_mux",   ldi1_mux_p,   ARRAY_SIZE(ldi1_mux_p),   CLK_SET_RATE_PARENT, 0x118, 14, 2, CLK_MUX_HIWORD_MASK, },
118*4882a593Smuzhiyun 	{ HI3620_RCLK_HSIC,  "rclk_hsic",  rclk_hsic_p,  ARRAY_SIZE(rclk_hsic_p),  CLK_SET_RATE_PARENT, 0x130, 2,  1, CLK_MUX_HIWORD_MASK, },
119*4882a593Smuzhiyun 	{ HI3620_MMC2_MUX,   "mmc2_mux",   mmc2_mux_p,   ARRAY_SIZE(mmc2_mux_p),   CLK_SET_RATE_PARENT, 0x140, 4,  1, CLK_MUX_HIWORD_MASK, },
120*4882a593Smuzhiyun 	{ HI3620_MMC3_MUX,   "mmc3_mux",   mmc3_mux_p,   ARRAY_SIZE(mmc3_mux_p),   CLK_SET_RATE_PARENT, 0x140, 9,  1, CLK_MUX_HIWORD_MASK, },
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun static struct hisi_divider_clock hi3620_div_clks[] __initdata = {
124*4882a593Smuzhiyun 	{ HI3620_SHAREAXI_DIV, "saxi_div",   "saxi_mux",  0, 0x100, 0, 5, CLK_DIVIDER_HIWORD_MASK, NULL, },
125*4882a593Smuzhiyun 	{ HI3620_CFGAXI_DIV,   "cfgaxi_div", "saxi_div",  0, 0x100, 5, 2, CLK_DIVIDER_HIWORD_MASK, NULL, },
126*4882a593Smuzhiyun 	{ HI3620_SD_DIV,       "sd_div",     "sd_mux",	  0, 0x108, 0, 4, CLK_DIVIDER_HIWORD_MASK, NULL, },
127*4882a593Smuzhiyun 	{ HI3620_MMC1_DIV,     "mmc1_div",   "mmc1_mux",  0, 0x108, 5, 4, CLK_DIVIDER_HIWORD_MASK, NULL, },
128*4882a593Smuzhiyun 	{ HI3620_HSIC_DIV,     "hsic_div",   "rclk_hsic", 0, 0x130, 0, 2, CLK_DIVIDER_HIWORD_MASK, NULL, },
129*4882a593Smuzhiyun 	{ HI3620_MMC2_DIV,     "mmc2_div",   "mmc2_mux",  0, 0x140, 0, 4, CLK_DIVIDER_HIWORD_MASK, NULL, },
130*4882a593Smuzhiyun 	{ HI3620_MMC3_DIV,     "mmc3_div",   "mmc3_mux",  0, 0x140, 5, 4, CLK_DIVIDER_HIWORD_MASK, NULL, },
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun static struct hisi_gate_clock hi3620_separated_gate_clks[] __initdata = {
134*4882a593Smuzhiyun 	{ HI3620_TIMERCLK01,   "timerclk01",   "timer_rclk01", CLK_SET_RATE_PARENT, 0x20, 0, 0, },
135*4882a593Smuzhiyun 	{ HI3620_TIMER_RCLK01, "timer_rclk01", "rclk_tcxo",    CLK_SET_RATE_PARENT, 0x20, 1, 0, },
136*4882a593Smuzhiyun 	{ HI3620_TIMERCLK23,   "timerclk23",   "timer_rclk23", CLK_SET_RATE_PARENT, 0x20, 2, 0, },
137*4882a593Smuzhiyun 	{ HI3620_TIMER_RCLK23, "timer_rclk23", "rclk_tcxo",    CLK_SET_RATE_PARENT, 0x20, 3, 0, },
138*4882a593Smuzhiyun 	{ HI3620_RTCCLK,       "rtcclk",       "pclk",         CLK_SET_RATE_PARENT, 0x20, 5, 0, },
139*4882a593Smuzhiyun 	{ HI3620_KPC_CLK,      "kpc_clk",      "pclk",         CLK_SET_RATE_PARENT, 0x20, 6, 0, },
140*4882a593Smuzhiyun 	{ HI3620_GPIOCLK0,     "gpioclk0",     "pclk",         CLK_SET_RATE_PARENT, 0x20, 8, 0, },
141*4882a593Smuzhiyun 	{ HI3620_GPIOCLK1,     "gpioclk1",     "pclk",         CLK_SET_RATE_PARENT, 0x20, 9, 0, },
142*4882a593Smuzhiyun 	{ HI3620_GPIOCLK2,     "gpioclk2",     "pclk",         CLK_SET_RATE_PARENT, 0x20, 10, 0, },
143*4882a593Smuzhiyun 	{ HI3620_GPIOCLK3,     "gpioclk3",     "pclk",         CLK_SET_RATE_PARENT, 0x20, 11, 0, },
144*4882a593Smuzhiyun 	{ HI3620_GPIOCLK4,     "gpioclk4",     "pclk",         CLK_SET_RATE_PARENT, 0x20, 12, 0, },
145*4882a593Smuzhiyun 	{ HI3620_GPIOCLK5,     "gpioclk5",     "pclk",         CLK_SET_RATE_PARENT, 0x20, 13, 0, },
146*4882a593Smuzhiyun 	{ HI3620_GPIOCLK6,     "gpioclk6",     "pclk",         CLK_SET_RATE_PARENT, 0x20, 14, 0, },
147*4882a593Smuzhiyun 	{ HI3620_GPIOCLK7,     "gpioclk7",     "pclk",         CLK_SET_RATE_PARENT, 0x20, 15, 0, },
148*4882a593Smuzhiyun 	{ HI3620_GPIOCLK8,     "gpioclk8",     "pclk",         CLK_SET_RATE_PARENT, 0x20, 16, 0, },
149*4882a593Smuzhiyun 	{ HI3620_GPIOCLK9,     "gpioclk9",     "pclk",         CLK_SET_RATE_PARENT, 0x20, 17, 0, },
150*4882a593Smuzhiyun 	{ HI3620_GPIOCLK10,    "gpioclk10",    "pclk",         CLK_SET_RATE_PARENT, 0x20, 18, 0, },
151*4882a593Smuzhiyun 	{ HI3620_GPIOCLK11,    "gpioclk11",    "pclk",         CLK_SET_RATE_PARENT, 0x20, 19, 0, },
152*4882a593Smuzhiyun 	{ HI3620_GPIOCLK12,    "gpioclk12",    "pclk",         CLK_SET_RATE_PARENT, 0x20, 20, 0, },
153*4882a593Smuzhiyun 	{ HI3620_GPIOCLK13,    "gpioclk13",    "pclk",         CLK_SET_RATE_PARENT, 0x20, 21, 0, },
154*4882a593Smuzhiyun 	{ HI3620_GPIOCLK14,    "gpioclk14",    "pclk",         CLK_SET_RATE_PARENT, 0x20, 22, 0, },
155*4882a593Smuzhiyun 	{ HI3620_GPIOCLK15,    "gpioclk15",    "pclk",         CLK_SET_RATE_PARENT, 0x20, 23, 0, },
156*4882a593Smuzhiyun 	{ HI3620_GPIOCLK16,    "gpioclk16",    "pclk",         CLK_SET_RATE_PARENT, 0x20, 24, 0, },
157*4882a593Smuzhiyun 	{ HI3620_GPIOCLK17,    "gpioclk17",    "pclk",         CLK_SET_RATE_PARENT, 0x20, 25, 0, },
158*4882a593Smuzhiyun 	{ HI3620_GPIOCLK18,    "gpioclk18",    "pclk",         CLK_SET_RATE_PARENT, 0x20, 26, 0, },
159*4882a593Smuzhiyun 	{ HI3620_GPIOCLK19,    "gpioclk19",    "pclk",         CLK_SET_RATE_PARENT, 0x20, 27, 0, },
160*4882a593Smuzhiyun 	{ HI3620_GPIOCLK20,    "gpioclk20",    "pclk",         CLK_SET_RATE_PARENT, 0x20, 28, 0, },
161*4882a593Smuzhiyun 	{ HI3620_GPIOCLK21,    "gpioclk21",    "pclk",         CLK_SET_RATE_PARENT, 0x20, 29, 0, },
162*4882a593Smuzhiyun 	{ HI3620_DPHY0_CLK,    "dphy0_clk",    "osc26m",       CLK_SET_RATE_PARENT, 0x30, 15, 0, },
163*4882a593Smuzhiyun 	{ HI3620_DPHY1_CLK,    "dphy1_clk",    "osc26m",       CLK_SET_RATE_PARENT, 0x30, 16, 0, },
164*4882a593Smuzhiyun 	{ HI3620_DPHY2_CLK,    "dphy2_clk",    "osc26m",       CLK_SET_RATE_PARENT, 0x30, 17, 0, },
165*4882a593Smuzhiyun 	{ HI3620_USBPHY_CLK,   "usbphy_clk",   "rclk_pico",    CLK_SET_RATE_PARENT, 0x30, 24, 0, },
166*4882a593Smuzhiyun 	{ HI3620_ACP_CLK,      "acp_clk",      "rclk_cfgaxi",  CLK_SET_RATE_PARENT, 0x30, 28, 0, },
167*4882a593Smuzhiyun 	{ HI3620_TIMERCLK45,   "timerclk45",   "rclk_tcxo",    CLK_SET_RATE_PARENT, 0x40, 3, 0, },
168*4882a593Smuzhiyun 	{ HI3620_TIMERCLK67,   "timerclk67",   "rclk_tcxo",    CLK_SET_RATE_PARENT, 0x40, 4, 0, },
169*4882a593Smuzhiyun 	{ HI3620_TIMERCLK89,   "timerclk89",   "rclk_tcxo",    CLK_SET_RATE_PARENT, 0x40, 5, 0, },
170*4882a593Smuzhiyun 	{ HI3620_PWMCLK0,      "pwmclk0",      "pwm0_mux",     CLK_SET_RATE_PARENT, 0x40, 7, 0, },
171*4882a593Smuzhiyun 	{ HI3620_PWMCLK1,      "pwmclk1",      "pwm1_mux",     CLK_SET_RATE_PARENT, 0x40, 8, 0, },
172*4882a593Smuzhiyun 	{ HI3620_UARTCLK0,     "uartclk0",     "uart0_mux",    CLK_SET_RATE_PARENT, 0x40, 16, 0, },
173*4882a593Smuzhiyun 	{ HI3620_UARTCLK1,     "uartclk1",     "uart1_mux",    CLK_SET_RATE_PARENT, 0x40, 17, 0, },
174*4882a593Smuzhiyun 	{ HI3620_UARTCLK2,     "uartclk2",     "uart2_mux",    CLK_SET_RATE_PARENT, 0x40, 18, 0, },
175*4882a593Smuzhiyun 	{ HI3620_UARTCLK3,     "uartclk3",     "uart3_mux",    CLK_SET_RATE_PARENT, 0x40, 19, 0, },
176*4882a593Smuzhiyun 	{ HI3620_UARTCLK4,     "uartclk4",     "uart4_mux",    CLK_SET_RATE_PARENT, 0x40, 20, 0, },
177*4882a593Smuzhiyun 	{ HI3620_SPICLK0,      "spiclk0",      "spi0_mux",     CLK_SET_RATE_PARENT, 0x40, 21, 0, },
178*4882a593Smuzhiyun 	{ HI3620_SPICLK1,      "spiclk1",      "spi1_mux",     CLK_SET_RATE_PARENT, 0x40, 22, 0, },
179*4882a593Smuzhiyun 	{ HI3620_SPICLK2,      "spiclk2",      "spi2_mux",     CLK_SET_RATE_PARENT, 0x40, 23, 0, },
180*4882a593Smuzhiyun 	{ HI3620_I2CCLK0,      "i2cclk0",      "pclk",         CLK_SET_RATE_PARENT, 0x40, 24, 0, },
181*4882a593Smuzhiyun 	{ HI3620_I2CCLK1,      "i2cclk1",      "pclk",         CLK_SET_RATE_PARENT, 0x40, 25, 0, },
182*4882a593Smuzhiyun 	{ HI3620_SCI_CLK,      "sci_clk",      "osc26m",       CLK_SET_RATE_PARENT, 0x40, 26, 0, },
183*4882a593Smuzhiyun 	{ HI3620_I2CCLK2,      "i2cclk2",      "pclk",         CLK_SET_RATE_PARENT, 0x40, 28, 0, },
184*4882a593Smuzhiyun 	{ HI3620_I2CCLK3,      "i2cclk3",      "pclk",         CLK_SET_RATE_PARENT, 0x40, 29, 0, },
185*4882a593Smuzhiyun 	{ HI3620_DDRC_PER_CLK, "ddrc_per_clk", "rclk_cfgaxi",  CLK_SET_RATE_PARENT, 0x50, 9, 0, },
186*4882a593Smuzhiyun 	{ HI3620_DMAC_CLK,     "dmac_clk",     "rclk_cfgaxi",  CLK_SET_RATE_PARENT, 0x50, 10, 0, },
187*4882a593Smuzhiyun 	{ HI3620_USB2DVC_CLK,  "usb2dvc_clk",  "rclk_cfgaxi",  CLK_SET_RATE_PARENT, 0x50, 17, 0, },
188*4882a593Smuzhiyun 	{ HI3620_SD_CLK,       "sd_clk",       "sd_div",       CLK_SET_RATE_PARENT, 0x50, 20, 0, },
189*4882a593Smuzhiyun 	{ HI3620_MMC_CLK1,     "mmc_clk1",     "mmc1_mux2",    CLK_SET_RATE_PARENT, 0x50, 21, 0, },
190*4882a593Smuzhiyun 	{ HI3620_MMC_CLK2,     "mmc_clk2",     "mmc2_div",     CLK_SET_RATE_PARENT, 0x50, 22, 0, },
191*4882a593Smuzhiyun 	{ HI3620_MMC_CLK3,     "mmc_clk3",     "mmc3_div",     CLK_SET_RATE_PARENT, 0x50, 23, 0, },
192*4882a593Smuzhiyun 	{ HI3620_MCU_CLK,      "mcu_clk",      "acp_clk",      CLK_SET_RATE_PARENT, 0x50, 24, 0, },
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun 
hi3620_clk_init(struct device_node * np)195*4882a593Smuzhiyun static void __init hi3620_clk_init(struct device_node *np)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	struct hisi_clock_data *clk_data;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	clk_data = hisi_clk_init(np, HI3620_NR_CLKS);
200*4882a593Smuzhiyun 	if (!clk_data)
201*4882a593Smuzhiyun 		return;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	hisi_clk_register_fixed_rate(hi3620_fixed_rate_clks,
204*4882a593Smuzhiyun 				     ARRAY_SIZE(hi3620_fixed_rate_clks),
205*4882a593Smuzhiyun 				     clk_data);
206*4882a593Smuzhiyun 	hisi_clk_register_fixed_factor(hi3620_fixed_factor_clks,
207*4882a593Smuzhiyun 				       ARRAY_SIZE(hi3620_fixed_factor_clks),
208*4882a593Smuzhiyun 				       clk_data);
209*4882a593Smuzhiyun 	hisi_clk_register_mux(hi3620_mux_clks, ARRAY_SIZE(hi3620_mux_clks),
210*4882a593Smuzhiyun 			      clk_data);
211*4882a593Smuzhiyun 	hisi_clk_register_divider(hi3620_div_clks, ARRAY_SIZE(hi3620_div_clks),
212*4882a593Smuzhiyun 				  clk_data);
213*4882a593Smuzhiyun 	hisi_clk_register_gate_sep(hi3620_separated_gate_clks,
214*4882a593Smuzhiyun 				   ARRAY_SIZE(hi3620_separated_gate_clks),
215*4882a593Smuzhiyun 				   clk_data);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun CLK_OF_DECLARE(hi3620_clk, "hisilicon,hi3620-clock", hi3620_clk_init);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun struct hisi_mmc_clock {
220*4882a593Smuzhiyun 	unsigned int		id;
221*4882a593Smuzhiyun 	const char		*name;
222*4882a593Smuzhiyun 	const char		*parent_name;
223*4882a593Smuzhiyun 	unsigned long		flags;
224*4882a593Smuzhiyun 	u32			clken_reg;
225*4882a593Smuzhiyun 	u32			clken_bit;
226*4882a593Smuzhiyun 	u32			div_reg;
227*4882a593Smuzhiyun 	u32			div_off;
228*4882a593Smuzhiyun 	u32			div_bits;
229*4882a593Smuzhiyun 	u32			drv_reg;
230*4882a593Smuzhiyun 	u32			drv_off;
231*4882a593Smuzhiyun 	u32			drv_bits;
232*4882a593Smuzhiyun 	u32			sam_reg;
233*4882a593Smuzhiyun 	u32			sam_off;
234*4882a593Smuzhiyun 	u32			sam_bits;
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun struct clk_mmc {
238*4882a593Smuzhiyun 	struct clk_hw	hw;
239*4882a593Smuzhiyun 	u32		id;
240*4882a593Smuzhiyun 	void __iomem	*clken_reg;
241*4882a593Smuzhiyun 	u32		clken_bit;
242*4882a593Smuzhiyun 	void __iomem	*div_reg;
243*4882a593Smuzhiyun 	u32		div_off;
244*4882a593Smuzhiyun 	u32		div_bits;
245*4882a593Smuzhiyun 	void __iomem	*drv_reg;
246*4882a593Smuzhiyun 	u32		drv_off;
247*4882a593Smuzhiyun 	u32		drv_bits;
248*4882a593Smuzhiyun 	void __iomem	*sam_reg;
249*4882a593Smuzhiyun 	u32		sam_off;
250*4882a593Smuzhiyun 	u32		sam_bits;
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun #define to_mmc(_hw) container_of(_hw, struct clk_mmc, hw)
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun static struct hisi_mmc_clock hi3620_mmc_clks[] __initdata = {
256*4882a593Smuzhiyun 	{ HI3620_SD_CIUCLK,	"sd_bclk1", "sd_clk", CLK_SET_RATE_PARENT, 0x1f8, 0, 0x1f8, 1, 3, 0x1f8, 4, 4, 0x1f8, 8, 4},
257*4882a593Smuzhiyun 	{ HI3620_MMC_CIUCLK1,   "mmc_bclk1", "mmc_clk1", CLK_SET_RATE_PARENT, 0x1f8, 12, 0x1f8, 13, 3, 0x1f8, 16, 4, 0x1f8, 20, 4},
258*4882a593Smuzhiyun 	{ HI3620_MMC_CIUCLK2,   "mmc_bclk2", "mmc_clk2", CLK_SET_RATE_PARENT, 0x1f8, 24, 0x1f8, 25, 3, 0x1f8, 28, 4, 0x1fc, 0, 4},
259*4882a593Smuzhiyun 	{ HI3620_MMC_CIUCLK3,   "mmc_bclk3", "mmc_clk3", CLK_SET_RATE_PARENT, 0x1fc, 4, 0x1fc, 5, 3, 0x1fc, 8, 4, 0x1fc, 12, 4},
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun 
mmc_clk_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)262*4882a593Smuzhiyun static unsigned long mmc_clk_recalc_rate(struct clk_hw *hw,
263*4882a593Smuzhiyun 		       unsigned long parent_rate)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	switch (parent_rate) {
266*4882a593Smuzhiyun 	case 26000000:
267*4882a593Smuzhiyun 		return 13000000;
268*4882a593Smuzhiyun 	case 180000000:
269*4882a593Smuzhiyun 		return 25000000;
270*4882a593Smuzhiyun 	case 360000000:
271*4882a593Smuzhiyun 		return 50000000;
272*4882a593Smuzhiyun 	case 720000000:
273*4882a593Smuzhiyun 		return 100000000;
274*4882a593Smuzhiyun 	case 1440000000:
275*4882a593Smuzhiyun 		return 180000000;
276*4882a593Smuzhiyun 	default:
277*4882a593Smuzhiyun 		return parent_rate;
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
mmc_clk_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)281*4882a593Smuzhiyun static int mmc_clk_determine_rate(struct clk_hw *hw,
282*4882a593Smuzhiyun 				  struct clk_rate_request *req)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	struct clk_mmc *mclk = to_mmc(hw);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	if ((req->rate <= 13000000) && (mclk->id == HI3620_MMC_CIUCLK1)) {
287*4882a593Smuzhiyun 		req->rate = 13000000;
288*4882a593Smuzhiyun 		req->best_parent_rate = 26000000;
289*4882a593Smuzhiyun 	} else if (req->rate <= 26000000) {
290*4882a593Smuzhiyun 		req->rate = 25000000;
291*4882a593Smuzhiyun 		req->best_parent_rate = 180000000;
292*4882a593Smuzhiyun 	} else if (req->rate <= 52000000) {
293*4882a593Smuzhiyun 		req->rate = 50000000;
294*4882a593Smuzhiyun 		req->best_parent_rate = 360000000;
295*4882a593Smuzhiyun 	} else if (req->rate <= 100000000) {
296*4882a593Smuzhiyun 		req->rate = 100000000;
297*4882a593Smuzhiyun 		req->best_parent_rate = 720000000;
298*4882a593Smuzhiyun 	} else {
299*4882a593Smuzhiyun 		/* max is 180M */
300*4882a593Smuzhiyun 		req->rate = 180000000;
301*4882a593Smuzhiyun 		req->best_parent_rate = 1440000000;
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun 	return -EINVAL;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
mmc_clk_delay(u32 val,u32 para,u32 off,u32 len)306*4882a593Smuzhiyun static u32 mmc_clk_delay(u32 val, u32 para, u32 off, u32 len)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	u32 i;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	for (i = 0; i < len; i++) {
311*4882a593Smuzhiyun 		if (para % 2)
312*4882a593Smuzhiyun 			val |= 1 << (off + i);
313*4882a593Smuzhiyun 		else
314*4882a593Smuzhiyun 			val &= ~(1 << (off + i));
315*4882a593Smuzhiyun 		para = para >> 1;
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	return val;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
mmc_clk_set_timing(struct clk_hw * hw,unsigned long rate)321*4882a593Smuzhiyun static int mmc_clk_set_timing(struct clk_hw *hw, unsigned long rate)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	struct clk_mmc *mclk = to_mmc(hw);
324*4882a593Smuzhiyun 	unsigned long flags;
325*4882a593Smuzhiyun 	u32 sam, drv, div, val;
326*4882a593Smuzhiyun 	static DEFINE_SPINLOCK(mmc_clk_lock);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	switch (rate) {
329*4882a593Smuzhiyun 	case 13000000:
330*4882a593Smuzhiyun 		sam = 3;
331*4882a593Smuzhiyun 		drv = 1;
332*4882a593Smuzhiyun 		div = 1;
333*4882a593Smuzhiyun 		break;
334*4882a593Smuzhiyun 	case 25000000:
335*4882a593Smuzhiyun 		sam = 13;
336*4882a593Smuzhiyun 		drv = 6;
337*4882a593Smuzhiyun 		div = 6;
338*4882a593Smuzhiyun 		break;
339*4882a593Smuzhiyun 	case 50000000:
340*4882a593Smuzhiyun 		sam = 3;
341*4882a593Smuzhiyun 		drv = 6;
342*4882a593Smuzhiyun 		div = 6;
343*4882a593Smuzhiyun 		break;
344*4882a593Smuzhiyun 	case 100000000:
345*4882a593Smuzhiyun 		sam = 6;
346*4882a593Smuzhiyun 		drv = 4;
347*4882a593Smuzhiyun 		div = 6;
348*4882a593Smuzhiyun 		break;
349*4882a593Smuzhiyun 	case 180000000:
350*4882a593Smuzhiyun 		sam = 6;
351*4882a593Smuzhiyun 		drv = 4;
352*4882a593Smuzhiyun 		div = 7;
353*4882a593Smuzhiyun 		break;
354*4882a593Smuzhiyun 	default:
355*4882a593Smuzhiyun 		return -EINVAL;
356*4882a593Smuzhiyun 	}
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	spin_lock_irqsave(&mmc_clk_lock, flags);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	val = readl_relaxed(mclk->clken_reg);
361*4882a593Smuzhiyun 	val &= ~(1 << mclk->clken_bit);
362*4882a593Smuzhiyun 	writel_relaxed(val, mclk->clken_reg);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	val = readl_relaxed(mclk->sam_reg);
365*4882a593Smuzhiyun 	val = mmc_clk_delay(val, sam, mclk->sam_off, mclk->sam_bits);
366*4882a593Smuzhiyun 	writel_relaxed(val, mclk->sam_reg);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	val = readl_relaxed(mclk->drv_reg);
369*4882a593Smuzhiyun 	val = mmc_clk_delay(val, drv, mclk->drv_off, mclk->drv_bits);
370*4882a593Smuzhiyun 	writel_relaxed(val, mclk->drv_reg);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	val = readl_relaxed(mclk->div_reg);
373*4882a593Smuzhiyun 	val = mmc_clk_delay(val, div, mclk->div_off, mclk->div_bits);
374*4882a593Smuzhiyun 	writel_relaxed(val, mclk->div_reg);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	val = readl_relaxed(mclk->clken_reg);
377*4882a593Smuzhiyun 	val |= 1 << mclk->clken_bit;
378*4882a593Smuzhiyun 	writel_relaxed(val, mclk->clken_reg);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	spin_unlock_irqrestore(&mmc_clk_lock, flags);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	return 0;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
mmc_clk_prepare(struct clk_hw * hw)385*4882a593Smuzhiyun static int mmc_clk_prepare(struct clk_hw *hw)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	struct clk_mmc *mclk = to_mmc(hw);
388*4882a593Smuzhiyun 	unsigned long rate;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	if (mclk->id == HI3620_MMC_CIUCLK1)
391*4882a593Smuzhiyun 		rate = 13000000;
392*4882a593Smuzhiyun 	else
393*4882a593Smuzhiyun 		rate = 25000000;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	return mmc_clk_set_timing(hw, rate);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
mmc_clk_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)398*4882a593Smuzhiyun static int mmc_clk_set_rate(struct clk_hw *hw, unsigned long rate,
399*4882a593Smuzhiyun 			     unsigned long parent_rate)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	return mmc_clk_set_timing(hw, rate);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun static const struct clk_ops clk_mmc_ops = {
405*4882a593Smuzhiyun 	.prepare = mmc_clk_prepare,
406*4882a593Smuzhiyun 	.determine_rate = mmc_clk_determine_rate,
407*4882a593Smuzhiyun 	.set_rate = mmc_clk_set_rate,
408*4882a593Smuzhiyun 	.recalc_rate = mmc_clk_recalc_rate,
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun 
hisi_register_clk_mmc(struct hisi_mmc_clock * mmc_clk,void __iomem * base,struct device_node * np)411*4882a593Smuzhiyun static struct clk *hisi_register_clk_mmc(struct hisi_mmc_clock *mmc_clk,
412*4882a593Smuzhiyun 			void __iomem *base, struct device_node *np)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun 	struct clk_mmc *mclk;
415*4882a593Smuzhiyun 	struct clk *clk;
416*4882a593Smuzhiyun 	struct clk_init_data init;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	mclk = kzalloc(sizeof(*mclk), GFP_KERNEL);
419*4882a593Smuzhiyun 	if (!mclk)
420*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	init.name = mmc_clk->name;
423*4882a593Smuzhiyun 	init.ops = &clk_mmc_ops;
424*4882a593Smuzhiyun 	init.flags = mmc_clk->flags;
425*4882a593Smuzhiyun 	init.parent_names = (mmc_clk->parent_name ? &mmc_clk->parent_name : NULL);
426*4882a593Smuzhiyun 	init.num_parents = (mmc_clk->parent_name ? 1 : 0);
427*4882a593Smuzhiyun 	mclk->hw.init = &init;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	mclk->id = mmc_clk->id;
430*4882a593Smuzhiyun 	mclk->clken_reg = base + mmc_clk->clken_reg;
431*4882a593Smuzhiyun 	mclk->clken_bit = mmc_clk->clken_bit;
432*4882a593Smuzhiyun 	mclk->div_reg = base + mmc_clk->div_reg;
433*4882a593Smuzhiyun 	mclk->div_off = mmc_clk->div_off;
434*4882a593Smuzhiyun 	mclk->div_bits = mmc_clk->div_bits;
435*4882a593Smuzhiyun 	mclk->drv_reg = base + mmc_clk->drv_reg;
436*4882a593Smuzhiyun 	mclk->drv_off = mmc_clk->drv_off;
437*4882a593Smuzhiyun 	mclk->drv_bits = mmc_clk->drv_bits;
438*4882a593Smuzhiyun 	mclk->sam_reg = base + mmc_clk->sam_reg;
439*4882a593Smuzhiyun 	mclk->sam_off = mmc_clk->sam_off;
440*4882a593Smuzhiyun 	mclk->sam_bits = mmc_clk->sam_bits;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	clk = clk_register(NULL, &mclk->hw);
443*4882a593Smuzhiyun 	if (WARN_ON(IS_ERR(clk)))
444*4882a593Smuzhiyun 		kfree(mclk);
445*4882a593Smuzhiyun 	return clk;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
hi3620_mmc_clk_init(struct device_node * node)448*4882a593Smuzhiyun static void __init hi3620_mmc_clk_init(struct device_node *node)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	void __iomem *base;
451*4882a593Smuzhiyun 	int i, num = ARRAY_SIZE(hi3620_mmc_clks);
452*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	if (!node) {
455*4882a593Smuzhiyun 		pr_err("failed to find pctrl node in DTS\n");
456*4882a593Smuzhiyun 		return;
457*4882a593Smuzhiyun 	}
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	base = of_iomap(node, 0);
460*4882a593Smuzhiyun 	if (!base) {
461*4882a593Smuzhiyun 		pr_err("failed to map pctrl\n");
462*4882a593Smuzhiyun 		return;
463*4882a593Smuzhiyun 	}
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	clk_data = kzalloc(sizeof(*clk_data), GFP_KERNEL);
466*4882a593Smuzhiyun 	if (WARN_ON(!clk_data))
467*4882a593Smuzhiyun 		return;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	clk_data->clks = kcalloc(num, sizeof(*clk_data->clks), GFP_KERNEL);
470*4882a593Smuzhiyun 	if (!clk_data->clks)
471*4882a593Smuzhiyun 		return;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
474*4882a593Smuzhiyun 		struct hisi_mmc_clock *mmc_clk = &hi3620_mmc_clks[i];
475*4882a593Smuzhiyun 		clk_data->clks[mmc_clk->id] =
476*4882a593Smuzhiyun 			hisi_register_clk_mmc(mmc_clk, base, node);
477*4882a593Smuzhiyun 	}
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	clk_data->clk_num = num;
480*4882a593Smuzhiyun 	of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun CLK_OF_DECLARE(hi3620_mmc_clk, "hisilicon,hi3620-mmc-clock", hi3620_mmc_clk_init);
484