xref: /OK3568_Linux_fs/kernel/drivers/clk/hisilicon/clk-hi3519.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Hi3519 Clock Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2015-2016 HiSilicon Technologies Co., Ltd.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <dt-bindings/clock/hi3519-clock.h>
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include "clk.h"
13*4882a593Smuzhiyun #include "reset.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define HI3519_INNER_CLK_OFFSET	64
16*4882a593Smuzhiyun #define HI3519_FIXED_24M	65
17*4882a593Smuzhiyun #define HI3519_FIXED_50M	66
18*4882a593Smuzhiyun #define HI3519_FIXED_75M	67
19*4882a593Smuzhiyun #define HI3519_FIXED_125M	68
20*4882a593Smuzhiyun #define HI3519_FIXED_150M	69
21*4882a593Smuzhiyun #define HI3519_FIXED_200M	70
22*4882a593Smuzhiyun #define HI3519_FIXED_250M	71
23*4882a593Smuzhiyun #define HI3519_FIXED_300M	72
24*4882a593Smuzhiyun #define HI3519_FIXED_400M	73
25*4882a593Smuzhiyun #define HI3519_FMC_MUX		74
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define HI3519_NR_CLKS		128
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun struct hi3519_crg_data {
30*4882a593Smuzhiyun 	struct hisi_clock_data *clk_data;
31*4882a593Smuzhiyun 	struct hisi_reset_controller *rstc;
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static const struct hisi_fixed_rate_clock hi3519_fixed_rate_clks[] = {
35*4882a593Smuzhiyun 	{ HI3519_FIXED_24M, "24m", NULL, 0, 24000000, },
36*4882a593Smuzhiyun 	{ HI3519_FIXED_50M, "50m", NULL, 0, 50000000, },
37*4882a593Smuzhiyun 	{ HI3519_FIXED_75M, "75m", NULL, 0, 75000000, },
38*4882a593Smuzhiyun 	{ HI3519_FIXED_125M, "125m", NULL, 0, 125000000, },
39*4882a593Smuzhiyun 	{ HI3519_FIXED_150M, "150m", NULL, 0, 150000000, },
40*4882a593Smuzhiyun 	{ HI3519_FIXED_200M, "200m", NULL, 0, 200000000, },
41*4882a593Smuzhiyun 	{ HI3519_FIXED_250M, "250m", NULL, 0, 250000000, },
42*4882a593Smuzhiyun 	{ HI3519_FIXED_300M, "300m", NULL, 0, 300000000, },
43*4882a593Smuzhiyun 	{ HI3519_FIXED_400M, "400m", NULL, 0, 400000000, },
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static const char *const fmc_mux_p[] = {
47*4882a593Smuzhiyun 		"24m", "75m", "125m", "150m", "200m", "250m", "300m", "400m", };
48*4882a593Smuzhiyun static u32 fmc_mux_table[] = {0, 1, 2, 3, 4, 5, 6, 7};
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun static const struct hisi_mux_clock hi3519_mux_clks[] = {
51*4882a593Smuzhiyun 	{ HI3519_FMC_MUX, "fmc_mux", fmc_mux_p, ARRAY_SIZE(fmc_mux_p),
52*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT, 0xc0, 2, 3, 0, fmc_mux_table, },
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun static const struct hisi_gate_clock hi3519_gate_clks[] = {
56*4882a593Smuzhiyun 	{ HI3519_FMC_CLK, "clk_fmc", "fmc_mux",
57*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT, 0xc0, 1, 0, },
58*4882a593Smuzhiyun 	{ HI3519_UART0_CLK, "clk_uart0", "24m",
59*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT, 0xe4, 20, 0, },
60*4882a593Smuzhiyun 	{ HI3519_UART1_CLK, "clk_uart1", "24m",
61*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT, 0xe4, 21, 0, },
62*4882a593Smuzhiyun 	{ HI3519_UART2_CLK, "clk_uart2", "24m",
63*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT, 0xe4, 22, 0, },
64*4882a593Smuzhiyun 	{ HI3519_UART3_CLK, "clk_uart3", "24m",
65*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT, 0xe4, 23, 0, },
66*4882a593Smuzhiyun 	{ HI3519_UART4_CLK, "clk_uart4", "24m",
67*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT, 0xe4, 24, 0, },
68*4882a593Smuzhiyun 	{ HI3519_SPI0_CLK, "clk_spi0", "50m",
69*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT, 0xe4, 16, 0, },
70*4882a593Smuzhiyun 	{ HI3519_SPI1_CLK, "clk_spi1", "50m",
71*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT, 0xe4, 17, 0, },
72*4882a593Smuzhiyun 	{ HI3519_SPI2_CLK, "clk_spi2", "50m",
73*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT, 0xe4, 18, 0, },
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
hi3519_clk_register(struct platform_device * pdev)76*4882a593Smuzhiyun static struct hisi_clock_data *hi3519_clk_register(struct platform_device *pdev)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	struct hisi_clock_data *clk_data;
79*4882a593Smuzhiyun 	int ret;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	clk_data = hisi_clk_alloc(pdev, HI3519_NR_CLKS);
82*4882a593Smuzhiyun 	if (!clk_data)
83*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	ret = hisi_clk_register_fixed_rate(hi3519_fixed_rate_clks,
86*4882a593Smuzhiyun 				     ARRAY_SIZE(hi3519_fixed_rate_clks),
87*4882a593Smuzhiyun 				     clk_data);
88*4882a593Smuzhiyun 	if (ret)
89*4882a593Smuzhiyun 		return ERR_PTR(ret);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	ret = hisi_clk_register_mux(hi3519_mux_clks,
92*4882a593Smuzhiyun 				ARRAY_SIZE(hi3519_mux_clks),
93*4882a593Smuzhiyun 				clk_data);
94*4882a593Smuzhiyun 	if (ret)
95*4882a593Smuzhiyun 		goto unregister_fixed_rate;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	ret = hisi_clk_register_gate(hi3519_gate_clks,
98*4882a593Smuzhiyun 				ARRAY_SIZE(hi3519_gate_clks),
99*4882a593Smuzhiyun 				clk_data);
100*4882a593Smuzhiyun 	if (ret)
101*4882a593Smuzhiyun 		goto unregister_mux;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	ret = of_clk_add_provider(pdev->dev.of_node,
104*4882a593Smuzhiyun 			of_clk_src_onecell_get, &clk_data->clk_data);
105*4882a593Smuzhiyun 	if (ret)
106*4882a593Smuzhiyun 		goto unregister_gate;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	return clk_data;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun unregister_fixed_rate:
111*4882a593Smuzhiyun 	hisi_clk_unregister_fixed_rate(hi3519_fixed_rate_clks,
112*4882a593Smuzhiyun 				ARRAY_SIZE(hi3519_fixed_rate_clks),
113*4882a593Smuzhiyun 				clk_data);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun unregister_mux:
116*4882a593Smuzhiyun 	hisi_clk_unregister_mux(hi3519_mux_clks,
117*4882a593Smuzhiyun 				ARRAY_SIZE(hi3519_mux_clks),
118*4882a593Smuzhiyun 				clk_data);
119*4882a593Smuzhiyun unregister_gate:
120*4882a593Smuzhiyun 	hisi_clk_unregister_gate(hi3519_gate_clks,
121*4882a593Smuzhiyun 				ARRAY_SIZE(hi3519_gate_clks),
122*4882a593Smuzhiyun 				clk_data);
123*4882a593Smuzhiyun 	return ERR_PTR(ret);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
hi3519_clk_unregister(struct platform_device * pdev)126*4882a593Smuzhiyun static void hi3519_clk_unregister(struct platform_device *pdev)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	struct hi3519_crg_data *crg = platform_get_drvdata(pdev);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	of_clk_del_provider(pdev->dev.of_node);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	hisi_clk_unregister_gate(hi3519_gate_clks,
133*4882a593Smuzhiyun 				ARRAY_SIZE(hi3519_mux_clks),
134*4882a593Smuzhiyun 				crg->clk_data);
135*4882a593Smuzhiyun 	hisi_clk_unregister_mux(hi3519_mux_clks,
136*4882a593Smuzhiyun 				ARRAY_SIZE(hi3519_mux_clks),
137*4882a593Smuzhiyun 				crg->clk_data);
138*4882a593Smuzhiyun 	hisi_clk_unregister_fixed_rate(hi3519_fixed_rate_clks,
139*4882a593Smuzhiyun 				ARRAY_SIZE(hi3519_fixed_rate_clks),
140*4882a593Smuzhiyun 				crg->clk_data);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
hi3519_clk_probe(struct platform_device * pdev)143*4882a593Smuzhiyun static int hi3519_clk_probe(struct platform_device *pdev)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	struct hi3519_crg_data *crg;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	crg = devm_kmalloc(&pdev->dev, sizeof(*crg), GFP_KERNEL);
148*4882a593Smuzhiyun 	if (!crg)
149*4882a593Smuzhiyun 		return -ENOMEM;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	crg->rstc = hisi_reset_init(pdev);
152*4882a593Smuzhiyun 	if (!crg->rstc)
153*4882a593Smuzhiyun 		return -ENOMEM;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	crg->clk_data = hi3519_clk_register(pdev);
156*4882a593Smuzhiyun 	if (IS_ERR(crg->clk_data)) {
157*4882a593Smuzhiyun 		hisi_reset_exit(crg->rstc);
158*4882a593Smuzhiyun 		return PTR_ERR(crg->clk_data);
159*4882a593Smuzhiyun 	}
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	platform_set_drvdata(pdev, crg);
162*4882a593Smuzhiyun 	return 0;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
hi3519_clk_remove(struct platform_device * pdev)165*4882a593Smuzhiyun static int hi3519_clk_remove(struct platform_device *pdev)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	struct hi3519_crg_data *crg = platform_get_drvdata(pdev);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	hisi_reset_exit(crg->rstc);
170*4882a593Smuzhiyun 	hi3519_clk_unregister(pdev);
171*4882a593Smuzhiyun 	return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun static const struct of_device_id hi3519_clk_match_table[] = {
176*4882a593Smuzhiyun 	{ .compatible = "hisilicon,hi3519-crg" },
177*4882a593Smuzhiyun 	{ }
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, hi3519_clk_match_table);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun static struct platform_driver hi3519_clk_driver = {
182*4882a593Smuzhiyun 	.probe          = hi3519_clk_probe,
183*4882a593Smuzhiyun 	.remove		= hi3519_clk_remove,
184*4882a593Smuzhiyun 	.driver         = {
185*4882a593Smuzhiyun 		.name   = "hi3519-clk",
186*4882a593Smuzhiyun 		.of_match_table = hi3519_clk_match_table,
187*4882a593Smuzhiyun 	},
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
hi3519_clk_init(void)190*4882a593Smuzhiyun static int __init hi3519_clk_init(void)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	return platform_driver_register(&hi3519_clk_driver);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun core_initcall(hi3519_clk_init);
195*4882a593Smuzhiyun 
hi3519_clk_exit(void)196*4882a593Smuzhiyun static void __exit hi3519_clk_exit(void)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	platform_driver_unregister(&hi3519_clk_driver);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun module_exit(hi3519_clk_exit);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
203*4882a593Smuzhiyun MODULE_DESCRIPTION("HiSilicon Hi3519 Clock Driver");
204