xref: /OK3568_Linux_fs/kernel/drivers/clk/davinci/pll-da850.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * PLL clock descriptions for TI DA850/OMAP-L138/AM18XX
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2018 David Lechner <david@lechnology.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/bitops.h>
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/clk/davinci.h>
11*4882a593Smuzhiyun #include <linux/clkdev.h>
12*4882a593Smuzhiyun #include <linux/device.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/mfd/da8xx-cfgchip.h>
17*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
18*4882a593Smuzhiyun #include <linux/of_address.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun #include <linux/types.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "pll.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define OCSEL_OCSRC_OSCIN		0x14
25*4882a593Smuzhiyun #define OCSEL_OCSRC_PLL0_SYSCLK(n)	(0x16 + (n))
26*4882a593Smuzhiyun #define OCSEL_OCSRC_PLL1_OBSCLK		0x1e
27*4882a593Smuzhiyun #define OCSEL_OCSRC_PLL1_SYSCLK(n)	(0x16 + (n))
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static const struct davinci_pll_clk_info da850_pll0_info = {
30*4882a593Smuzhiyun 	.name = "pll0",
31*4882a593Smuzhiyun 	.unlock_reg = CFGCHIP(0),
32*4882a593Smuzhiyun 	.unlock_mask = CFGCHIP0_PLL_MASTER_LOCK,
33*4882a593Smuzhiyun 	.pllm_mask = GENMASK(4, 0),
34*4882a593Smuzhiyun 	.pllm_min = 4,
35*4882a593Smuzhiyun 	.pllm_max = 32,
36*4882a593Smuzhiyun 	.pllout_min_rate = 300000000,
37*4882a593Smuzhiyun 	.pllout_max_rate = 600000000,
38*4882a593Smuzhiyun 	.flags = PLL_HAS_CLKMODE | PLL_HAS_PREDIV | PLL_HAS_POSTDIV |
39*4882a593Smuzhiyun 		 PLL_HAS_EXTCLKSRC,
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun  * NB: Technically, the clocks flagged as SYSCLK_FIXED_DIV are "fixed ratio",
44*4882a593Smuzhiyun  * meaning that we could change the divider as long as we keep the correct
45*4882a593Smuzhiyun  * ratio between all of the clocks, but we don't support that because there is
46*4882a593Smuzhiyun  * currently not a need for it.
47*4882a593Smuzhiyun  */
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun SYSCLK(1, pll0_sysclk1, pll0_pllen, 5, SYSCLK_FIXED_DIV);
50*4882a593Smuzhiyun SYSCLK(2, pll0_sysclk2, pll0_pllen, 5, SYSCLK_FIXED_DIV);
51*4882a593Smuzhiyun SYSCLK(3, pll0_sysclk3, pll0_pllen, 5, 0);
52*4882a593Smuzhiyun SYSCLK(4, pll0_sysclk4, pll0_pllen, 5, SYSCLK_FIXED_DIV);
53*4882a593Smuzhiyun SYSCLK(5, pll0_sysclk5, pll0_pllen, 5, 0);
54*4882a593Smuzhiyun SYSCLK(6, pll0_sysclk6, pll0_pllen, 5, SYSCLK_ARM_RATE | SYSCLK_FIXED_DIV);
55*4882a593Smuzhiyun SYSCLK(7, pll0_sysclk7, pll0_pllen, 5, 0);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static const char * const da850_pll0_obsclk_parent_names[] = {
58*4882a593Smuzhiyun 	"oscin",
59*4882a593Smuzhiyun 	"pll0_sysclk1",
60*4882a593Smuzhiyun 	"pll0_sysclk2",
61*4882a593Smuzhiyun 	"pll0_sysclk3",
62*4882a593Smuzhiyun 	"pll0_sysclk4",
63*4882a593Smuzhiyun 	"pll0_sysclk5",
64*4882a593Smuzhiyun 	"pll0_sysclk6",
65*4882a593Smuzhiyun 	"pll0_sysclk7",
66*4882a593Smuzhiyun 	"pll1_obsclk",
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun static u32 da850_pll0_obsclk_table[] = {
70*4882a593Smuzhiyun 	OCSEL_OCSRC_OSCIN,
71*4882a593Smuzhiyun 	OCSEL_OCSRC_PLL0_SYSCLK(1),
72*4882a593Smuzhiyun 	OCSEL_OCSRC_PLL0_SYSCLK(2),
73*4882a593Smuzhiyun 	OCSEL_OCSRC_PLL0_SYSCLK(3),
74*4882a593Smuzhiyun 	OCSEL_OCSRC_PLL0_SYSCLK(4),
75*4882a593Smuzhiyun 	OCSEL_OCSRC_PLL0_SYSCLK(5),
76*4882a593Smuzhiyun 	OCSEL_OCSRC_PLL0_SYSCLK(6),
77*4882a593Smuzhiyun 	OCSEL_OCSRC_PLL0_SYSCLK(7),
78*4882a593Smuzhiyun 	OCSEL_OCSRC_PLL1_OBSCLK,
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun static const struct davinci_pll_obsclk_info da850_pll0_obsclk_info = {
82*4882a593Smuzhiyun 	.name = "pll0_obsclk",
83*4882a593Smuzhiyun 	.parent_names = da850_pll0_obsclk_parent_names,
84*4882a593Smuzhiyun 	.num_parents = ARRAY_SIZE(da850_pll0_obsclk_parent_names),
85*4882a593Smuzhiyun 	.table = da850_pll0_obsclk_table,
86*4882a593Smuzhiyun 	.ocsrc_mask = GENMASK(4, 0),
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
da850_pll0_init(struct device * dev,void __iomem * base,struct regmap * cfgchip)89*4882a593Smuzhiyun int da850_pll0_init(struct device *dev, void __iomem *base, struct regmap *cfgchip)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	struct clk *clk;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	davinci_pll_clk_register(dev, &da850_pll0_info, "ref_clk", base, cfgchip);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	clk = davinci_pll_sysclk_register(dev, &pll0_sysclk1, base);
96*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll0_sysclk1", "da850-psc0");
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	clk = davinci_pll_sysclk_register(dev, &pll0_sysclk2, base);
99*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll0_sysclk2", "da850-psc0");
100*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll0_sysclk2", "da850-psc1");
101*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll0_sysclk2", "da850-async3-clksrc");
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	clk = davinci_pll_sysclk_register(dev, &pll0_sysclk3, base);
104*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll0_sysclk3", "da850-async1-clksrc");
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	clk = davinci_pll_sysclk_register(dev, &pll0_sysclk4, base);
107*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll0_sysclk4", "da850-psc0");
108*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll0_sysclk4", "da850-psc1");
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	davinci_pll_sysclk_register(dev, &pll0_sysclk5, base);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	clk = davinci_pll_sysclk_register(dev, &pll0_sysclk6, base);
113*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll0_sysclk6", "da850-psc0");
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	davinci_pll_sysclk_register(dev, &pll0_sysclk7, base);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	davinci_pll_auxclk_register(dev, "pll0_auxclk", base);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(dev, "async2", "pll0_auxclk",
120*4882a593Smuzhiyun 					CLK_IS_CRITICAL, 1, 1);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "i2c_davinci.1");
123*4882a593Smuzhiyun 	clk_register_clkdev(clk, "timer0", NULL);
124*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "davinci-wdt");
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	davinci_pll_obsclk_register(dev, &da850_pll0_obsclk_info, base);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	return 0;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun static const struct davinci_pll_sysclk_info *da850_pll0_sysclk_info[] = {
132*4882a593Smuzhiyun 	&pll0_sysclk1,
133*4882a593Smuzhiyun 	&pll0_sysclk2,
134*4882a593Smuzhiyun 	&pll0_sysclk3,
135*4882a593Smuzhiyun 	&pll0_sysclk4,
136*4882a593Smuzhiyun 	&pll0_sysclk5,
137*4882a593Smuzhiyun 	&pll0_sysclk6,
138*4882a593Smuzhiyun 	&pll0_sysclk7,
139*4882a593Smuzhiyun 	NULL
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
of_da850_pll0_init(struct device_node * node)142*4882a593Smuzhiyun void of_da850_pll0_init(struct device_node *node)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	void __iomem *base;
145*4882a593Smuzhiyun 	struct regmap *cfgchip;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	base = of_iomap(node, 0);
148*4882a593Smuzhiyun 	if (!base) {
149*4882a593Smuzhiyun 		pr_err("%s: ioremap failed\n", __func__);
150*4882a593Smuzhiyun 		return;
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	cfgchip = syscon_regmap_lookup_by_compatible("ti,da830-cfgchip");
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	of_davinci_pll_init(NULL, node, &da850_pll0_info,
156*4882a593Smuzhiyun 			    &da850_pll0_obsclk_info,
157*4882a593Smuzhiyun 			    da850_pll0_sysclk_info, 7, base, cfgchip);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun static const struct davinci_pll_clk_info da850_pll1_info = {
161*4882a593Smuzhiyun 	.name = "pll1",
162*4882a593Smuzhiyun 	.unlock_reg = CFGCHIP(3),
163*4882a593Smuzhiyun 	.unlock_mask = CFGCHIP3_PLL1_MASTER_LOCK,
164*4882a593Smuzhiyun 	.pllm_mask = GENMASK(4, 0),
165*4882a593Smuzhiyun 	.pllm_min = 4,
166*4882a593Smuzhiyun 	.pllm_max = 32,
167*4882a593Smuzhiyun 	.pllout_min_rate = 300000000,
168*4882a593Smuzhiyun 	.pllout_max_rate = 600000000,
169*4882a593Smuzhiyun 	.flags = PLL_HAS_POSTDIV,
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun SYSCLK(1, pll1_sysclk1, pll1_pllen, 5, SYSCLK_ALWAYS_ENABLED);
173*4882a593Smuzhiyun SYSCLK(2, pll1_sysclk2, pll1_pllen, 5, 0);
174*4882a593Smuzhiyun SYSCLK(3, pll1_sysclk3, pll1_pllen, 5, 0);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static const char * const da850_pll1_obsclk_parent_names[] = {
177*4882a593Smuzhiyun 	"oscin",
178*4882a593Smuzhiyun 	"pll1_sysclk1",
179*4882a593Smuzhiyun 	"pll1_sysclk2",
180*4882a593Smuzhiyun 	"pll1_sysclk3",
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun static u32 da850_pll1_obsclk_table[] = {
184*4882a593Smuzhiyun 	OCSEL_OCSRC_OSCIN,
185*4882a593Smuzhiyun 	OCSEL_OCSRC_PLL1_SYSCLK(1),
186*4882a593Smuzhiyun 	OCSEL_OCSRC_PLL1_SYSCLK(2),
187*4882a593Smuzhiyun 	OCSEL_OCSRC_PLL1_SYSCLK(3),
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun static const struct davinci_pll_obsclk_info da850_pll1_obsclk_info = {
191*4882a593Smuzhiyun 	.name = "pll1_obsclk",
192*4882a593Smuzhiyun 	.parent_names = da850_pll1_obsclk_parent_names,
193*4882a593Smuzhiyun 	.num_parents = ARRAY_SIZE(da850_pll1_obsclk_parent_names),
194*4882a593Smuzhiyun 	.table = da850_pll1_obsclk_table,
195*4882a593Smuzhiyun 	.ocsrc_mask = GENMASK(4, 0),
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun 
da850_pll1_init(struct device * dev,void __iomem * base,struct regmap * cfgchip)198*4882a593Smuzhiyun int da850_pll1_init(struct device *dev, void __iomem *base, struct regmap *cfgchip)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	struct clk *clk;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	davinci_pll_clk_register(dev, &da850_pll1_info, "oscin", base, cfgchip);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	davinci_pll_sysclk_register(dev, &pll1_sysclk1, base);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	clk = davinci_pll_sysclk_register(dev, &pll1_sysclk2, base);
207*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll1_sysclk2", "da850-async3-clksrc");
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	davinci_pll_sysclk_register(dev, &pll1_sysclk3, base);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	davinci_pll_obsclk_register(dev, &da850_pll1_obsclk_info, base);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	return 0;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun static const struct davinci_pll_sysclk_info *da850_pll1_sysclk_info[] = {
217*4882a593Smuzhiyun 	&pll1_sysclk1,
218*4882a593Smuzhiyun 	&pll1_sysclk2,
219*4882a593Smuzhiyun 	&pll1_sysclk3,
220*4882a593Smuzhiyun 	NULL
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun 
of_da850_pll1_init(struct device * dev,void __iomem * base,struct regmap * cfgchip)223*4882a593Smuzhiyun int of_da850_pll1_init(struct device *dev, void __iomem *base, struct regmap *cfgchip)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	return of_davinci_pll_init(dev, dev->of_node, &da850_pll1_info,
226*4882a593Smuzhiyun 				   &da850_pll1_obsclk_info,
227*4882a593Smuzhiyun 				   da850_pll1_sysclk_info, 3, base, cfgchip);
228*4882a593Smuzhiyun }
229