xref: /OK3568_Linux_fs/kernel/drivers/clk/clk-xgene.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * clk-xgene.c - AppliedMicro X-Gene Clock Interface
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2013, Applied Micro Circuits Corporation
6*4882a593Smuzhiyun  * Author: Loc Ho <lho@apm.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/spinlock.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/clkdev.h>
13*4882a593Smuzhiyun #include <linux/clk-provider.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* Register SCU_PCPPLL bit fields */
17*4882a593Smuzhiyun #define N_DIV_RD(src)			((src) & 0x000001ff)
18*4882a593Smuzhiyun #define SC_N_DIV_RD(src)		((src) & 0x0000007f)
19*4882a593Smuzhiyun #define SC_OUTDIV2(src)			(((src) & 0x00000100) >> 8)
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* Register SCU_SOCPLL bit fields */
22*4882a593Smuzhiyun #define CLKR_RD(src)			(((src) & 0x07000000)>>24)
23*4882a593Smuzhiyun #define CLKOD_RD(src)			(((src) & 0x00300000)>>20)
24*4882a593Smuzhiyun #define REGSPEC_RESET_F1_MASK		0x00010000
25*4882a593Smuzhiyun #define CLKF_RD(src)			(((src) & 0x000001ff))
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define XGENE_CLK_DRIVER_VER		"0.1"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static DEFINE_SPINLOCK(clk_lock);
30*4882a593Smuzhiyun 
xgene_clk_read(void __iomem * csr)31*4882a593Smuzhiyun static inline u32 xgene_clk_read(void __iomem *csr)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	return readl_relaxed(csr);
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun 
xgene_clk_write(u32 data,void __iomem * csr)36*4882a593Smuzhiyun static inline void xgene_clk_write(u32 data, void __iomem *csr)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	writel_relaxed(data, csr);
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* PLL Clock */
42*4882a593Smuzhiyun enum xgene_pll_type {
43*4882a593Smuzhiyun 	PLL_TYPE_PCP = 0,
44*4882a593Smuzhiyun 	PLL_TYPE_SOC = 1,
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun struct xgene_clk_pll {
48*4882a593Smuzhiyun 	struct clk_hw	hw;
49*4882a593Smuzhiyun 	void __iomem	*reg;
50*4882a593Smuzhiyun 	spinlock_t	*lock;
51*4882a593Smuzhiyun 	u32		pll_offset;
52*4882a593Smuzhiyun 	enum xgene_pll_type	type;
53*4882a593Smuzhiyun 	int		version;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define to_xgene_clk_pll(_hw) container_of(_hw, struct xgene_clk_pll, hw)
57*4882a593Smuzhiyun 
xgene_clk_pll_is_enabled(struct clk_hw * hw)58*4882a593Smuzhiyun static int xgene_clk_pll_is_enabled(struct clk_hw *hw)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	struct xgene_clk_pll *pllclk = to_xgene_clk_pll(hw);
61*4882a593Smuzhiyun 	u32 data;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	data = xgene_clk_read(pllclk->reg + pllclk->pll_offset);
64*4882a593Smuzhiyun 	pr_debug("%s pll %s\n", clk_hw_get_name(hw),
65*4882a593Smuzhiyun 		data & REGSPEC_RESET_F1_MASK ? "disabled" : "enabled");
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	return data & REGSPEC_RESET_F1_MASK ? 0 : 1;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
xgene_clk_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)70*4882a593Smuzhiyun static unsigned long xgene_clk_pll_recalc_rate(struct clk_hw *hw,
71*4882a593Smuzhiyun 				unsigned long parent_rate)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	struct xgene_clk_pll *pllclk = to_xgene_clk_pll(hw);
74*4882a593Smuzhiyun 	unsigned long fref;
75*4882a593Smuzhiyun 	unsigned long fvco;
76*4882a593Smuzhiyun 	u32 pll;
77*4882a593Smuzhiyun 	u32 nref;
78*4882a593Smuzhiyun 	u32 nout;
79*4882a593Smuzhiyun 	u32 nfb;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	pll = xgene_clk_read(pllclk->reg + pllclk->pll_offset);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	if (pllclk->version <= 1) {
84*4882a593Smuzhiyun 		if (pllclk->type == PLL_TYPE_PCP) {
85*4882a593Smuzhiyun 			/*
86*4882a593Smuzhiyun 			* PLL VCO = Reference clock * NF
87*4882a593Smuzhiyun 			* PCP PLL = PLL_VCO / 2
88*4882a593Smuzhiyun 			*/
89*4882a593Smuzhiyun 			nout = 2;
90*4882a593Smuzhiyun 			fvco = parent_rate * (N_DIV_RD(pll) + 4);
91*4882a593Smuzhiyun 		} else {
92*4882a593Smuzhiyun 			/*
93*4882a593Smuzhiyun 			* Fref = Reference Clock / NREF;
94*4882a593Smuzhiyun 			* Fvco = Fref * NFB;
95*4882a593Smuzhiyun 			* Fout = Fvco / NOUT;
96*4882a593Smuzhiyun 			*/
97*4882a593Smuzhiyun 			nref = CLKR_RD(pll) + 1;
98*4882a593Smuzhiyun 			nout = CLKOD_RD(pll) + 1;
99*4882a593Smuzhiyun 			nfb = CLKF_RD(pll);
100*4882a593Smuzhiyun 			fref = parent_rate / nref;
101*4882a593Smuzhiyun 			fvco = fref * nfb;
102*4882a593Smuzhiyun 		}
103*4882a593Smuzhiyun 	} else {
104*4882a593Smuzhiyun 		/*
105*4882a593Smuzhiyun 		 * fvco = Reference clock * FBDIVC
106*4882a593Smuzhiyun 		 * PLL freq = fvco / NOUT
107*4882a593Smuzhiyun 		 */
108*4882a593Smuzhiyun 		nout = SC_OUTDIV2(pll) ? 2 : 3;
109*4882a593Smuzhiyun 		fvco = parent_rate * SC_N_DIV_RD(pll);
110*4882a593Smuzhiyun 	}
111*4882a593Smuzhiyun 	pr_debug("%s pll recalc rate %ld parent %ld version %d\n",
112*4882a593Smuzhiyun 		 clk_hw_get_name(hw), fvco / nout, parent_rate,
113*4882a593Smuzhiyun 		 pllclk->version);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	return fvco / nout;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun static const struct clk_ops xgene_clk_pll_ops = {
119*4882a593Smuzhiyun 	.is_enabled = xgene_clk_pll_is_enabled,
120*4882a593Smuzhiyun 	.recalc_rate = xgene_clk_pll_recalc_rate,
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
xgene_register_clk_pll(struct device * dev,const char * name,const char * parent_name,unsigned long flags,void __iomem * reg,u32 pll_offset,u32 type,spinlock_t * lock,int version)123*4882a593Smuzhiyun static struct clk *xgene_register_clk_pll(struct device *dev,
124*4882a593Smuzhiyun 	const char *name, const char *parent_name,
125*4882a593Smuzhiyun 	unsigned long flags, void __iomem *reg, u32 pll_offset,
126*4882a593Smuzhiyun 	u32 type, spinlock_t *lock, int version)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	struct xgene_clk_pll *apmclk;
129*4882a593Smuzhiyun 	struct clk *clk;
130*4882a593Smuzhiyun 	struct clk_init_data init;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	/* allocate the APM clock structure */
133*4882a593Smuzhiyun 	apmclk = kzalloc(sizeof(*apmclk), GFP_KERNEL);
134*4882a593Smuzhiyun 	if (!apmclk)
135*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	init.name = name;
138*4882a593Smuzhiyun 	init.ops = &xgene_clk_pll_ops;
139*4882a593Smuzhiyun 	init.flags = flags;
140*4882a593Smuzhiyun 	init.parent_names = parent_name ? &parent_name : NULL;
141*4882a593Smuzhiyun 	init.num_parents = parent_name ? 1 : 0;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	apmclk->version = version;
144*4882a593Smuzhiyun 	apmclk->reg = reg;
145*4882a593Smuzhiyun 	apmclk->lock = lock;
146*4882a593Smuzhiyun 	apmclk->pll_offset = pll_offset;
147*4882a593Smuzhiyun 	apmclk->type = type;
148*4882a593Smuzhiyun 	apmclk->hw.init = &init;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* Register the clock */
151*4882a593Smuzhiyun 	clk = clk_register(dev, &apmclk->hw);
152*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
153*4882a593Smuzhiyun 		pr_err("%s: could not register clk %s\n", __func__, name);
154*4882a593Smuzhiyun 		kfree(apmclk);
155*4882a593Smuzhiyun 		return NULL;
156*4882a593Smuzhiyun 	}
157*4882a593Smuzhiyun 	return clk;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
xgene_pllclk_version(struct device_node * np)160*4882a593Smuzhiyun static int xgene_pllclk_version(struct device_node *np)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "apm,xgene-socpll-clock"))
163*4882a593Smuzhiyun 		return 1;
164*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "apm,xgene-pcppll-clock"))
165*4882a593Smuzhiyun 		return 1;
166*4882a593Smuzhiyun 	return 2;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
xgene_pllclk_init(struct device_node * np,enum xgene_pll_type pll_type)169*4882a593Smuzhiyun static void xgene_pllclk_init(struct device_node *np, enum xgene_pll_type pll_type)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	const char *clk_name = np->full_name;
172*4882a593Smuzhiyun 	struct clk *clk;
173*4882a593Smuzhiyun 	void __iomem *reg;
174*4882a593Smuzhiyun 	int version = xgene_pllclk_version(np);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	reg = of_iomap(np, 0);
177*4882a593Smuzhiyun 	if (!reg) {
178*4882a593Smuzhiyun 		pr_err("Unable to map CSR register for %pOF\n", np);
179*4882a593Smuzhiyun 		return;
180*4882a593Smuzhiyun 	}
181*4882a593Smuzhiyun 	of_property_read_string(np, "clock-output-names", &clk_name);
182*4882a593Smuzhiyun 	clk = xgene_register_clk_pll(NULL,
183*4882a593Smuzhiyun 			clk_name, of_clk_get_parent_name(np, 0),
184*4882a593Smuzhiyun 			0, reg, 0, pll_type, &clk_lock,
185*4882a593Smuzhiyun 			version);
186*4882a593Smuzhiyun 	if (!IS_ERR(clk)) {
187*4882a593Smuzhiyun 		of_clk_add_provider(np, of_clk_src_simple_get, clk);
188*4882a593Smuzhiyun 		clk_register_clkdev(clk, clk_name, NULL);
189*4882a593Smuzhiyun 		pr_debug("Add %s clock PLL\n", clk_name);
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
xgene_socpllclk_init(struct device_node * np)193*4882a593Smuzhiyun static void xgene_socpllclk_init(struct device_node *np)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	xgene_pllclk_init(np, PLL_TYPE_SOC);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
xgene_pcppllclk_init(struct device_node * np)198*4882a593Smuzhiyun static void xgene_pcppllclk_init(struct device_node *np)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	xgene_pllclk_init(np, PLL_TYPE_PCP);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /**
204*4882a593Smuzhiyun  * struct xgene_clk_pmd - PMD clock
205*4882a593Smuzhiyun  *
206*4882a593Smuzhiyun  * @hw:		handle between common and hardware-specific interfaces
207*4882a593Smuzhiyun  * @reg:	register containing the fractional scale multiplier (scaler)
208*4882a593Smuzhiyun  * @shift:	shift to the unit bit field
209*4882a593Smuzhiyun  * @denom:	1/denominator unit
210*4882a593Smuzhiyun  * @lock:	register lock
211*4882a593Smuzhiyun  * Flags:
212*4882a593Smuzhiyun  * XGENE_CLK_PMD_SCALE_INVERTED - By default the scaler is the value read
213*4882a593Smuzhiyun  *	from the register plus one. For example,
214*4882a593Smuzhiyun  *		0 for (0 + 1) / denom,
215*4882a593Smuzhiyun  *		1 for (1 + 1) / denom and etc.
216*4882a593Smuzhiyun  *	If this flag is set, it is
217*4882a593Smuzhiyun  *		0 for (denom - 0) / denom,
218*4882a593Smuzhiyun  *		1 for (denom - 1) / denom and etc.
219*4882a593Smuzhiyun  *
220*4882a593Smuzhiyun  */
221*4882a593Smuzhiyun struct xgene_clk_pmd {
222*4882a593Smuzhiyun 	struct clk_hw	hw;
223*4882a593Smuzhiyun 	void __iomem	*reg;
224*4882a593Smuzhiyun 	u8		shift;
225*4882a593Smuzhiyun 	u32		mask;
226*4882a593Smuzhiyun 	u64		denom;
227*4882a593Smuzhiyun 	u32		flags;
228*4882a593Smuzhiyun 	spinlock_t	*lock;
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define to_xgene_clk_pmd(_hw) container_of(_hw, struct xgene_clk_pmd, hw)
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #define XGENE_CLK_PMD_SCALE_INVERTED	BIT(0)
234*4882a593Smuzhiyun #define XGENE_CLK_PMD_SHIFT		8
235*4882a593Smuzhiyun #define XGENE_CLK_PMD_WIDTH		3
236*4882a593Smuzhiyun 
xgene_clk_pmd_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)237*4882a593Smuzhiyun static unsigned long xgene_clk_pmd_recalc_rate(struct clk_hw *hw,
238*4882a593Smuzhiyun 					       unsigned long parent_rate)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	struct xgene_clk_pmd *fd = to_xgene_clk_pmd(hw);
241*4882a593Smuzhiyun 	unsigned long flags = 0;
242*4882a593Smuzhiyun 	u64 ret, scale;
243*4882a593Smuzhiyun 	u32 val;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	if (fd->lock)
246*4882a593Smuzhiyun 		spin_lock_irqsave(fd->lock, flags);
247*4882a593Smuzhiyun 	else
248*4882a593Smuzhiyun 		__acquire(fd->lock);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	val = readl(fd->reg);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	if (fd->lock)
253*4882a593Smuzhiyun 		spin_unlock_irqrestore(fd->lock, flags);
254*4882a593Smuzhiyun 	else
255*4882a593Smuzhiyun 		__release(fd->lock);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	ret = (u64)parent_rate;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	scale = (val & fd->mask) >> fd->shift;
260*4882a593Smuzhiyun 	if (fd->flags & XGENE_CLK_PMD_SCALE_INVERTED)
261*4882a593Smuzhiyun 		scale = fd->denom - scale;
262*4882a593Smuzhiyun 	else
263*4882a593Smuzhiyun 		scale++;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	/* freq = parent_rate * scaler / denom */
266*4882a593Smuzhiyun 	do_div(ret, fd->denom);
267*4882a593Smuzhiyun 	ret *= scale;
268*4882a593Smuzhiyun 	if (ret == 0)
269*4882a593Smuzhiyun 		ret = (u64)parent_rate;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	return ret;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
xgene_clk_pmd_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)274*4882a593Smuzhiyun static long xgene_clk_pmd_round_rate(struct clk_hw *hw, unsigned long rate,
275*4882a593Smuzhiyun 				     unsigned long *parent_rate)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	struct xgene_clk_pmd *fd = to_xgene_clk_pmd(hw);
278*4882a593Smuzhiyun 	u64 ret, scale;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	if (!rate || rate >= *parent_rate)
281*4882a593Smuzhiyun 		return *parent_rate;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/* freq = parent_rate * scaler / denom */
284*4882a593Smuzhiyun 	ret = rate * fd->denom;
285*4882a593Smuzhiyun 	scale = DIV_ROUND_UP_ULL(ret, *parent_rate);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	ret = (u64)*parent_rate * scale;
288*4882a593Smuzhiyun 	do_div(ret, fd->denom);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	return ret;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
xgene_clk_pmd_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)293*4882a593Smuzhiyun static int xgene_clk_pmd_set_rate(struct clk_hw *hw, unsigned long rate,
294*4882a593Smuzhiyun 				  unsigned long parent_rate)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	struct xgene_clk_pmd *fd = to_xgene_clk_pmd(hw);
297*4882a593Smuzhiyun 	unsigned long flags = 0;
298*4882a593Smuzhiyun 	u64 scale, ret;
299*4882a593Smuzhiyun 	u32 val;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	/*
302*4882a593Smuzhiyun 	 * Compute the scaler:
303*4882a593Smuzhiyun 	 *
304*4882a593Smuzhiyun 	 * freq = parent_rate * scaler / denom, or
305*4882a593Smuzhiyun 	 * scaler = freq * denom / parent_rate
306*4882a593Smuzhiyun 	 */
307*4882a593Smuzhiyun 	ret = rate * fd->denom;
308*4882a593Smuzhiyun 	scale = DIV_ROUND_UP_ULL(ret, (u64)parent_rate);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	/* Check if inverted */
311*4882a593Smuzhiyun 	if (fd->flags & XGENE_CLK_PMD_SCALE_INVERTED)
312*4882a593Smuzhiyun 		scale = fd->denom - scale;
313*4882a593Smuzhiyun 	else
314*4882a593Smuzhiyun 		scale--;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	if (fd->lock)
317*4882a593Smuzhiyun 		spin_lock_irqsave(fd->lock, flags);
318*4882a593Smuzhiyun 	else
319*4882a593Smuzhiyun 		__acquire(fd->lock);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	val = readl(fd->reg);
322*4882a593Smuzhiyun 	val &= ~fd->mask;
323*4882a593Smuzhiyun 	val |= (scale << fd->shift);
324*4882a593Smuzhiyun 	writel(val, fd->reg);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	if (fd->lock)
327*4882a593Smuzhiyun 		spin_unlock_irqrestore(fd->lock, flags);
328*4882a593Smuzhiyun 	else
329*4882a593Smuzhiyun 		__release(fd->lock);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	return 0;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun static const struct clk_ops xgene_clk_pmd_ops = {
335*4882a593Smuzhiyun 	.recalc_rate = xgene_clk_pmd_recalc_rate,
336*4882a593Smuzhiyun 	.round_rate = xgene_clk_pmd_round_rate,
337*4882a593Smuzhiyun 	.set_rate = xgene_clk_pmd_set_rate,
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun static struct clk *
xgene_register_clk_pmd(struct device * dev,const char * name,const char * parent_name,unsigned long flags,void __iomem * reg,u8 shift,u8 width,u64 denom,u32 clk_flags,spinlock_t * lock)341*4882a593Smuzhiyun xgene_register_clk_pmd(struct device *dev,
342*4882a593Smuzhiyun 		       const char *name, const char *parent_name,
343*4882a593Smuzhiyun 		       unsigned long flags, void __iomem *reg, u8 shift,
344*4882a593Smuzhiyun 		       u8 width, u64 denom, u32 clk_flags, spinlock_t *lock)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	struct xgene_clk_pmd *fd;
347*4882a593Smuzhiyun 	struct clk_init_data init;
348*4882a593Smuzhiyun 	struct clk *clk;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	fd = kzalloc(sizeof(*fd), GFP_KERNEL);
351*4882a593Smuzhiyun 	if (!fd)
352*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	init.name = name;
355*4882a593Smuzhiyun 	init.ops = &xgene_clk_pmd_ops;
356*4882a593Smuzhiyun 	init.flags = flags;
357*4882a593Smuzhiyun 	init.parent_names = parent_name ? &parent_name : NULL;
358*4882a593Smuzhiyun 	init.num_parents = parent_name ? 1 : 0;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	fd->reg = reg;
361*4882a593Smuzhiyun 	fd->shift = shift;
362*4882a593Smuzhiyun 	fd->mask = (BIT(width) - 1) << shift;
363*4882a593Smuzhiyun 	fd->denom = denom;
364*4882a593Smuzhiyun 	fd->flags = clk_flags;
365*4882a593Smuzhiyun 	fd->lock = lock;
366*4882a593Smuzhiyun 	fd->hw.init = &init;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	clk = clk_register(dev, &fd->hw);
369*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
370*4882a593Smuzhiyun 		pr_err("%s: could not register clk %s\n", __func__, name);
371*4882a593Smuzhiyun 		kfree(fd);
372*4882a593Smuzhiyun 		return NULL;
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	return clk;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
xgene_pmdclk_init(struct device_node * np)378*4882a593Smuzhiyun static void xgene_pmdclk_init(struct device_node *np)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	const char *clk_name = np->full_name;
381*4882a593Smuzhiyun 	void __iomem *csr_reg;
382*4882a593Smuzhiyun 	struct resource res;
383*4882a593Smuzhiyun 	struct clk *clk;
384*4882a593Smuzhiyun 	u64 denom;
385*4882a593Smuzhiyun 	u32 flags = 0;
386*4882a593Smuzhiyun 	int rc;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	/* Check if the entry is disabled */
389*4882a593Smuzhiyun 	if (!of_device_is_available(np))
390*4882a593Smuzhiyun 		return;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	/* Parse the DTS register for resource */
393*4882a593Smuzhiyun 	rc = of_address_to_resource(np, 0, &res);
394*4882a593Smuzhiyun 	if (rc != 0) {
395*4882a593Smuzhiyun 		pr_err("no DTS register for %pOF\n", np);
396*4882a593Smuzhiyun 		return;
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun 	csr_reg = of_iomap(np, 0);
399*4882a593Smuzhiyun 	if (!csr_reg) {
400*4882a593Smuzhiyun 		pr_err("Unable to map resource for %pOF\n", np);
401*4882a593Smuzhiyun 		return;
402*4882a593Smuzhiyun 	}
403*4882a593Smuzhiyun 	of_property_read_string(np, "clock-output-names", &clk_name);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	denom = BIT(XGENE_CLK_PMD_WIDTH);
406*4882a593Smuzhiyun 	flags |= XGENE_CLK_PMD_SCALE_INVERTED;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	clk = xgene_register_clk_pmd(NULL, clk_name,
409*4882a593Smuzhiyun 				     of_clk_get_parent_name(np, 0), 0,
410*4882a593Smuzhiyun 				     csr_reg, XGENE_CLK_PMD_SHIFT,
411*4882a593Smuzhiyun 				     XGENE_CLK_PMD_WIDTH, denom,
412*4882a593Smuzhiyun 				     flags, &clk_lock);
413*4882a593Smuzhiyun 	if (!IS_ERR(clk)) {
414*4882a593Smuzhiyun 		of_clk_add_provider(np, of_clk_src_simple_get, clk);
415*4882a593Smuzhiyun 		clk_register_clkdev(clk, clk_name, NULL);
416*4882a593Smuzhiyun 		pr_debug("Add %s clock\n", clk_name);
417*4882a593Smuzhiyun 	} else {
418*4882a593Smuzhiyun 		if (csr_reg)
419*4882a593Smuzhiyun 			iounmap(csr_reg);
420*4882a593Smuzhiyun 	}
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun /* IP Clock */
424*4882a593Smuzhiyun struct xgene_dev_parameters {
425*4882a593Smuzhiyun 	void __iomem *csr_reg;		/* CSR for IP clock */
426*4882a593Smuzhiyun 	u32 reg_clk_offset;		/* Offset to clock enable CSR */
427*4882a593Smuzhiyun 	u32 reg_clk_mask;		/* Mask bit for clock enable */
428*4882a593Smuzhiyun 	u32 reg_csr_offset;		/* Offset to CSR reset */
429*4882a593Smuzhiyun 	u32 reg_csr_mask;		/* Mask bit for disable CSR reset */
430*4882a593Smuzhiyun 	void __iomem *divider_reg;	/* CSR for divider */
431*4882a593Smuzhiyun 	u32 reg_divider_offset;		/* Offset to divider register */
432*4882a593Smuzhiyun 	u32 reg_divider_shift;		/* Bit shift to divider field */
433*4882a593Smuzhiyun 	u32 reg_divider_width;		/* Width of the bit to divider field */
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun struct xgene_clk {
437*4882a593Smuzhiyun 	struct clk_hw	hw;
438*4882a593Smuzhiyun 	spinlock_t	*lock;
439*4882a593Smuzhiyun 	struct xgene_dev_parameters	param;
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun #define to_xgene_clk(_hw) container_of(_hw, struct xgene_clk, hw)
443*4882a593Smuzhiyun 
xgene_clk_enable(struct clk_hw * hw)444*4882a593Smuzhiyun static int xgene_clk_enable(struct clk_hw *hw)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	struct xgene_clk *pclk = to_xgene_clk(hw);
447*4882a593Smuzhiyun 	unsigned long flags = 0;
448*4882a593Smuzhiyun 	u32 data;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	if (pclk->lock)
451*4882a593Smuzhiyun 		spin_lock_irqsave(pclk->lock, flags);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	if (pclk->param.csr_reg) {
454*4882a593Smuzhiyun 		pr_debug("%s clock enabled\n", clk_hw_get_name(hw));
455*4882a593Smuzhiyun 		/* First enable the clock */
456*4882a593Smuzhiyun 		data = xgene_clk_read(pclk->param.csr_reg +
457*4882a593Smuzhiyun 					pclk->param.reg_clk_offset);
458*4882a593Smuzhiyun 		data |= pclk->param.reg_clk_mask;
459*4882a593Smuzhiyun 		xgene_clk_write(data, pclk->param.csr_reg +
460*4882a593Smuzhiyun 					pclk->param.reg_clk_offset);
461*4882a593Smuzhiyun 		pr_debug("%s clk offset 0x%08X mask 0x%08X value 0x%08X\n",
462*4882a593Smuzhiyun 			clk_hw_get_name(hw),
463*4882a593Smuzhiyun 			pclk->param.reg_clk_offset, pclk->param.reg_clk_mask,
464*4882a593Smuzhiyun 			data);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 		/* Second enable the CSR */
467*4882a593Smuzhiyun 		data = xgene_clk_read(pclk->param.csr_reg +
468*4882a593Smuzhiyun 					pclk->param.reg_csr_offset);
469*4882a593Smuzhiyun 		data &= ~pclk->param.reg_csr_mask;
470*4882a593Smuzhiyun 		xgene_clk_write(data, pclk->param.csr_reg +
471*4882a593Smuzhiyun 					pclk->param.reg_csr_offset);
472*4882a593Smuzhiyun 		pr_debug("%s csr offset 0x%08X mask 0x%08X value 0x%08X\n",
473*4882a593Smuzhiyun 			clk_hw_get_name(hw),
474*4882a593Smuzhiyun 			pclk->param.reg_csr_offset, pclk->param.reg_csr_mask,
475*4882a593Smuzhiyun 			data);
476*4882a593Smuzhiyun 	}
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	if (pclk->lock)
479*4882a593Smuzhiyun 		spin_unlock_irqrestore(pclk->lock, flags);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	return 0;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun 
xgene_clk_disable(struct clk_hw * hw)484*4882a593Smuzhiyun static void xgene_clk_disable(struct clk_hw *hw)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	struct xgene_clk *pclk = to_xgene_clk(hw);
487*4882a593Smuzhiyun 	unsigned long flags = 0;
488*4882a593Smuzhiyun 	u32 data;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	if (pclk->lock)
491*4882a593Smuzhiyun 		spin_lock_irqsave(pclk->lock, flags);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	if (pclk->param.csr_reg) {
494*4882a593Smuzhiyun 		pr_debug("%s clock disabled\n", clk_hw_get_name(hw));
495*4882a593Smuzhiyun 		/* First put the CSR in reset */
496*4882a593Smuzhiyun 		data = xgene_clk_read(pclk->param.csr_reg +
497*4882a593Smuzhiyun 					pclk->param.reg_csr_offset);
498*4882a593Smuzhiyun 		data |= pclk->param.reg_csr_mask;
499*4882a593Smuzhiyun 		xgene_clk_write(data, pclk->param.csr_reg +
500*4882a593Smuzhiyun 					pclk->param.reg_csr_offset);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 		/* Second disable the clock */
503*4882a593Smuzhiyun 		data = xgene_clk_read(pclk->param.csr_reg +
504*4882a593Smuzhiyun 					pclk->param.reg_clk_offset);
505*4882a593Smuzhiyun 		data &= ~pclk->param.reg_clk_mask;
506*4882a593Smuzhiyun 		xgene_clk_write(data, pclk->param.csr_reg +
507*4882a593Smuzhiyun 					pclk->param.reg_clk_offset);
508*4882a593Smuzhiyun 	}
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	if (pclk->lock)
511*4882a593Smuzhiyun 		spin_unlock_irqrestore(pclk->lock, flags);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun 
xgene_clk_is_enabled(struct clk_hw * hw)514*4882a593Smuzhiyun static int xgene_clk_is_enabled(struct clk_hw *hw)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun 	struct xgene_clk *pclk = to_xgene_clk(hw);
517*4882a593Smuzhiyun 	u32 data = 0;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	if (pclk->param.csr_reg) {
520*4882a593Smuzhiyun 		pr_debug("%s clock checking\n", clk_hw_get_name(hw));
521*4882a593Smuzhiyun 		data = xgene_clk_read(pclk->param.csr_reg +
522*4882a593Smuzhiyun 					pclk->param.reg_clk_offset);
523*4882a593Smuzhiyun 		pr_debug("%s clock is %s\n", clk_hw_get_name(hw),
524*4882a593Smuzhiyun 			data & pclk->param.reg_clk_mask ? "enabled" :
525*4882a593Smuzhiyun 							"disabled");
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	if (!pclk->param.csr_reg)
529*4882a593Smuzhiyun 		return 1;
530*4882a593Smuzhiyun 	return data & pclk->param.reg_clk_mask ? 1 : 0;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun 
xgene_clk_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)533*4882a593Smuzhiyun static unsigned long xgene_clk_recalc_rate(struct clk_hw *hw,
534*4882a593Smuzhiyun 				unsigned long parent_rate)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	struct xgene_clk *pclk = to_xgene_clk(hw);
537*4882a593Smuzhiyun 	u32 data;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	if (pclk->param.divider_reg) {
540*4882a593Smuzhiyun 		data = xgene_clk_read(pclk->param.divider_reg +
541*4882a593Smuzhiyun 					pclk->param.reg_divider_offset);
542*4882a593Smuzhiyun 		data >>= pclk->param.reg_divider_shift;
543*4882a593Smuzhiyun 		data &= (1 << pclk->param.reg_divider_width) - 1;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 		pr_debug("%s clock recalc rate %ld parent %ld\n",
546*4882a593Smuzhiyun 			clk_hw_get_name(hw),
547*4882a593Smuzhiyun 			parent_rate / data, parent_rate);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 		return parent_rate / data;
550*4882a593Smuzhiyun 	} else {
551*4882a593Smuzhiyun 		pr_debug("%s clock recalc rate %ld parent %ld\n",
552*4882a593Smuzhiyun 			clk_hw_get_name(hw), parent_rate, parent_rate);
553*4882a593Smuzhiyun 		return parent_rate;
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun 
xgene_clk_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)557*4882a593Smuzhiyun static int xgene_clk_set_rate(struct clk_hw *hw, unsigned long rate,
558*4882a593Smuzhiyun 				unsigned long parent_rate)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun 	struct xgene_clk *pclk = to_xgene_clk(hw);
561*4882a593Smuzhiyun 	unsigned long flags = 0;
562*4882a593Smuzhiyun 	u32 data;
563*4882a593Smuzhiyun 	u32 divider;
564*4882a593Smuzhiyun 	u32 divider_save;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	if (pclk->lock)
567*4882a593Smuzhiyun 		spin_lock_irqsave(pclk->lock, flags);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	if (pclk->param.divider_reg) {
570*4882a593Smuzhiyun 		/* Let's compute the divider */
571*4882a593Smuzhiyun 		if (rate > parent_rate)
572*4882a593Smuzhiyun 			rate = parent_rate;
573*4882a593Smuzhiyun 		divider_save = divider = parent_rate / rate; /* Rounded down */
574*4882a593Smuzhiyun 		divider &= (1 << pclk->param.reg_divider_width) - 1;
575*4882a593Smuzhiyun 		divider <<= pclk->param.reg_divider_shift;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 		/* Set new divider */
578*4882a593Smuzhiyun 		data = xgene_clk_read(pclk->param.divider_reg +
579*4882a593Smuzhiyun 				pclk->param.reg_divider_offset);
580*4882a593Smuzhiyun 		data &= ~(((1 << pclk->param.reg_divider_width) - 1)
581*4882a593Smuzhiyun 				<< pclk->param.reg_divider_shift);
582*4882a593Smuzhiyun 		data |= divider;
583*4882a593Smuzhiyun 		xgene_clk_write(data, pclk->param.divider_reg +
584*4882a593Smuzhiyun 					pclk->param.reg_divider_offset);
585*4882a593Smuzhiyun 		pr_debug("%s clock set rate %ld\n", clk_hw_get_name(hw),
586*4882a593Smuzhiyun 			parent_rate / divider_save);
587*4882a593Smuzhiyun 	} else {
588*4882a593Smuzhiyun 		divider_save = 1;
589*4882a593Smuzhiyun 	}
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	if (pclk->lock)
592*4882a593Smuzhiyun 		spin_unlock_irqrestore(pclk->lock, flags);
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	return parent_rate / divider_save;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
xgene_clk_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)597*4882a593Smuzhiyun static long xgene_clk_round_rate(struct clk_hw *hw, unsigned long rate,
598*4882a593Smuzhiyun 				unsigned long *prate)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	struct xgene_clk *pclk = to_xgene_clk(hw);
601*4882a593Smuzhiyun 	unsigned long parent_rate = *prate;
602*4882a593Smuzhiyun 	u32 divider;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	if (pclk->param.divider_reg) {
605*4882a593Smuzhiyun 		/* Let's compute the divider */
606*4882a593Smuzhiyun 		if (rate > parent_rate)
607*4882a593Smuzhiyun 			rate = parent_rate;
608*4882a593Smuzhiyun 		divider = parent_rate / rate;   /* Rounded down */
609*4882a593Smuzhiyun 	} else {
610*4882a593Smuzhiyun 		divider = 1;
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	return parent_rate / divider;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun static const struct clk_ops xgene_clk_ops = {
617*4882a593Smuzhiyun 	.enable = xgene_clk_enable,
618*4882a593Smuzhiyun 	.disable = xgene_clk_disable,
619*4882a593Smuzhiyun 	.is_enabled = xgene_clk_is_enabled,
620*4882a593Smuzhiyun 	.recalc_rate = xgene_clk_recalc_rate,
621*4882a593Smuzhiyun 	.set_rate = xgene_clk_set_rate,
622*4882a593Smuzhiyun 	.round_rate = xgene_clk_round_rate,
623*4882a593Smuzhiyun };
624*4882a593Smuzhiyun 
xgene_register_clk(struct device * dev,const char * name,const char * parent_name,struct xgene_dev_parameters * parameters,spinlock_t * lock)625*4882a593Smuzhiyun static struct clk *xgene_register_clk(struct device *dev,
626*4882a593Smuzhiyun 		const char *name, const char *parent_name,
627*4882a593Smuzhiyun 		struct xgene_dev_parameters *parameters, spinlock_t *lock)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	struct xgene_clk *apmclk;
630*4882a593Smuzhiyun 	struct clk *clk;
631*4882a593Smuzhiyun 	struct clk_init_data init;
632*4882a593Smuzhiyun 	int rc;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	/* allocate the APM clock structure */
635*4882a593Smuzhiyun 	apmclk = kzalloc(sizeof(*apmclk), GFP_KERNEL);
636*4882a593Smuzhiyun 	if (!apmclk)
637*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	init.name = name;
640*4882a593Smuzhiyun 	init.ops = &xgene_clk_ops;
641*4882a593Smuzhiyun 	init.flags = 0;
642*4882a593Smuzhiyun 	init.parent_names = parent_name ? &parent_name : NULL;
643*4882a593Smuzhiyun 	init.num_parents = parent_name ? 1 : 0;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	apmclk->lock = lock;
646*4882a593Smuzhiyun 	apmclk->hw.init = &init;
647*4882a593Smuzhiyun 	apmclk->param = *parameters;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	/* Register the clock */
650*4882a593Smuzhiyun 	clk = clk_register(dev, &apmclk->hw);
651*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
652*4882a593Smuzhiyun 		pr_err("%s: could not register clk %s\n", __func__, name);
653*4882a593Smuzhiyun 		kfree(apmclk);
654*4882a593Smuzhiyun 		return clk;
655*4882a593Smuzhiyun 	}
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	/* Register the clock for lookup */
658*4882a593Smuzhiyun 	rc = clk_register_clkdev(clk, name, NULL);
659*4882a593Smuzhiyun 	if (rc != 0) {
660*4882a593Smuzhiyun 		pr_err("%s: could not register lookup clk %s\n",
661*4882a593Smuzhiyun 			__func__, name);
662*4882a593Smuzhiyun 	}
663*4882a593Smuzhiyun 	return clk;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun 
xgene_devclk_init(struct device_node * np)666*4882a593Smuzhiyun static void __init xgene_devclk_init(struct device_node *np)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun 	const char *clk_name = np->full_name;
669*4882a593Smuzhiyun 	struct clk *clk;
670*4882a593Smuzhiyun 	struct resource res;
671*4882a593Smuzhiyun 	int rc;
672*4882a593Smuzhiyun 	struct xgene_dev_parameters parameters;
673*4882a593Smuzhiyun 	int i;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	/* Check if the entry is disabled */
676*4882a593Smuzhiyun         if (!of_device_is_available(np))
677*4882a593Smuzhiyun                 return;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	/* Parse the DTS register for resource */
680*4882a593Smuzhiyun 	parameters.csr_reg = NULL;
681*4882a593Smuzhiyun 	parameters.divider_reg = NULL;
682*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
683*4882a593Smuzhiyun 		void __iomem *map_res;
684*4882a593Smuzhiyun 		rc = of_address_to_resource(np, i, &res);
685*4882a593Smuzhiyun 		if (rc != 0) {
686*4882a593Smuzhiyun 			if (i == 0) {
687*4882a593Smuzhiyun 				pr_err("no DTS register for %pOF\n", np);
688*4882a593Smuzhiyun 				return;
689*4882a593Smuzhiyun 			}
690*4882a593Smuzhiyun 			break;
691*4882a593Smuzhiyun 		}
692*4882a593Smuzhiyun 		map_res = of_iomap(np, i);
693*4882a593Smuzhiyun 		if (!map_res) {
694*4882a593Smuzhiyun 			pr_err("Unable to map resource %d for %pOF\n", i, np);
695*4882a593Smuzhiyun 			goto err;
696*4882a593Smuzhiyun 		}
697*4882a593Smuzhiyun 		if (strcmp(res.name, "div-reg") == 0)
698*4882a593Smuzhiyun 			parameters.divider_reg = map_res;
699*4882a593Smuzhiyun 		else /* if (strcmp(res->name, "csr-reg") == 0) */
700*4882a593Smuzhiyun 			parameters.csr_reg = map_res;
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun 	if (of_property_read_u32(np, "csr-offset", &parameters.reg_csr_offset))
703*4882a593Smuzhiyun 		parameters.reg_csr_offset = 0;
704*4882a593Smuzhiyun 	if (of_property_read_u32(np, "csr-mask", &parameters.reg_csr_mask))
705*4882a593Smuzhiyun 		parameters.reg_csr_mask = 0xF;
706*4882a593Smuzhiyun 	if (of_property_read_u32(np, "enable-offset",
707*4882a593Smuzhiyun 				&parameters.reg_clk_offset))
708*4882a593Smuzhiyun 		parameters.reg_clk_offset = 0x8;
709*4882a593Smuzhiyun 	if (of_property_read_u32(np, "enable-mask", &parameters.reg_clk_mask))
710*4882a593Smuzhiyun 		parameters.reg_clk_mask = 0xF;
711*4882a593Smuzhiyun 	if (of_property_read_u32(np, "divider-offset",
712*4882a593Smuzhiyun 				&parameters.reg_divider_offset))
713*4882a593Smuzhiyun 		parameters.reg_divider_offset = 0;
714*4882a593Smuzhiyun 	if (of_property_read_u32(np, "divider-width",
715*4882a593Smuzhiyun 				&parameters.reg_divider_width))
716*4882a593Smuzhiyun 		parameters.reg_divider_width = 0;
717*4882a593Smuzhiyun 	if (of_property_read_u32(np, "divider-shift",
718*4882a593Smuzhiyun 				&parameters.reg_divider_shift))
719*4882a593Smuzhiyun 		parameters.reg_divider_shift = 0;
720*4882a593Smuzhiyun 	of_property_read_string(np, "clock-output-names", &clk_name);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	clk = xgene_register_clk(NULL, clk_name,
723*4882a593Smuzhiyun 		of_clk_get_parent_name(np, 0), &parameters, &clk_lock);
724*4882a593Smuzhiyun 	if (IS_ERR(clk))
725*4882a593Smuzhiyun 		goto err;
726*4882a593Smuzhiyun 	pr_debug("Add %s clock\n", clk_name);
727*4882a593Smuzhiyun 	rc = of_clk_add_provider(np, of_clk_src_simple_get, clk);
728*4882a593Smuzhiyun 	if (rc != 0)
729*4882a593Smuzhiyun 		pr_err("%s: could register provider clk %pOF\n", __func__, np);
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	return;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun err:
734*4882a593Smuzhiyun 	if (parameters.csr_reg)
735*4882a593Smuzhiyun 		iounmap(parameters.csr_reg);
736*4882a593Smuzhiyun 	if (parameters.divider_reg)
737*4882a593Smuzhiyun 		iounmap(parameters.divider_reg);
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun CLK_OF_DECLARE(xgene_socpll_clock, "apm,xgene-socpll-clock", xgene_socpllclk_init);
741*4882a593Smuzhiyun CLK_OF_DECLARE(xgene_pcppll_clock, "apm,xgene-pcppll-clock", xgene_pcppllclk_init);
742*4882a593Smuzhiyun CLK_OF_DECLARE(xgene_pmd_clock, "apm,xgene-pmd-clock", xgene_pmdclk_init);
743*4882a593Smuzhiyun CLK_OF_DECLARE(xgene_socpll_v2_clock, "apm,xgene-socpll-v2-clock",
744*4882a593Smuzhiyun 	       xgene_socpllclk_init);
745*4882a593Smuzhiyun CLK_OF_DECLARE(xgene_pcppll_v2_clock, "apm,xgene-pcppll-v2-clock",
746*4882a593Smuzhiyun 	       xgene_pcppllclk_init);
747*4882a593Smuzhiyun CLK_OF_DECLARE(xgene_dev_clock, "apm,xgene-device-clock", xgene_devclk_init);
748