1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * WM831x clock control
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2011-2 Wolfson Microelectronics PLC.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/clk-provider.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/mfd/wm831x/core.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun struct wm831x_clk {
18*4882a593Smuzhiyun struct wm831x *wm831x;
19*4882a593Smuzhiyun struct clk_hw xtal_hw;
20*4882a593Smuzhiyun struct clk_hw fll_hw;
21*4882a593Smuzhiyun struct clk_hw clkout_hw;
22*4882a593Smuzhiyun bool xtal_ena;
23*4882a593Smuzhiyun };
24*4882a593Smuzhiyun
wm831x_xtal_is_prepared(struct clk_hw * hw)25*4882a593Smuzhiyun static int wm831x_xtal_is_prepared(struct clk_hw *hw)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
28*4882a593Smuzhiyun xtal_hw);
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun return clkdata->xtal_ena;
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun
wm831x_xtal_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)33*4882a593Smuzhiyun static unsigned long wm831x_xtal_recalc_rate(struct clk_hw *hw,
34*4882a593Smuzhiyun unsigned long parent_rate)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
37*4882a593Smuzhiyun xtal_hw);
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun if (clkdata->xtal_ena)
40*4882a593Smuzhiyun return 32768;
41*4882a593Smuzhiyun else
42*4882a593Smuzhiyun return 0;
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static const struct clk_ops wm831x_xtal_ops = {
46*4882a593Smuzhiyun .is_prepared = wm831x_xtal_is_prepared,
47*4882a593Smuzhiyun .recalc_rate = wm831x_xtal_recalc_rate,
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static const struct clk_init_data wm831x_xtal_init = {
51*4882a593Smuzhiyun .name = "xtal",
52*4882a593Smuzhiyun .ops = &wm831x_xtal_ops,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static const unsigned long wm831x_fll_auto_rates[] = {
56*4882a593Smuzhiyun 2048000,
57*4882a593Smuzhiyun 11289600,
58*4882a593Smuzhiyun 12000000,
59*4882a593Smuzhiyun 12288000,
60*4882a593Smuzhiyun 19200000,
61*4882a593Smuzhiyun 22579600,
62*4882a593Smuzhiyun 24000000,
63*4882a593Smuzhiyun 24576000,
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
wm831x_fll_is_prepared(struct clk_hw * hw)66*4882a593Smuzhiyun static int wm831x_fll_is_prepared(struct clk_hw *hw)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
69*4882a593Smuzhiyun fll_hw);
70*4882a593Smuzhiyun struct wm831x *wm831x = clkdata->wm831x;
71*4882a593Smuzhiyun int ret;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun ret = wm831x_reg_read(wm831x, WM831X_FLL_CONTROL_1);
74*4882a593Smuzhiyun if (ret < 0) {
75*4882a593Smuzhiyun dev_err(wm831x->dev, "Unable to read FLL_CONTROL_1: %d\n",
76*4882a593Smuzhiyun ret);
77*4882a593Smuzhiyun return true;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return (ret & WM831X_FLL_ENA) != 0;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
wm831x_fll_prepare(struct clk_hw * hw)83*4882a593Smuzhiyun static int wm831x_fll_prepare(struct clk_hw *hw)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
86*4882a593Smuzhiyun fll_hw);
87*4882a593Smuzhiyun struct wm831x *wm831x = clkdata->wm831x;
88*4882a593Smuzhiyun int ret;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun ret = wm831x_set_bits(wm831x, WM831X_FLL_CONTROL_1,
91*4882a593Smuzhiyun WM831X_FLL_ENA, WM831X_FLL_ENA);
92*4882a593Smuzhiyun if (ret != 0)
93*4882a593Smuzhiyun dev_crit(wm831x->dev, "Failed to enable FLL: %d\n", ret);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* wait 2-3 ms for new frequency taking effect */
96*4882a593Smuzhiyun usleep_range(2000, 3000);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun return ret;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
wm831x_fll_unprepare(struct clk_hw * hw)101*4882a593Smuzhiyun static void wm831x_fll_unprepare(struct clk_hw *hw)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
104*4882a593Smuzhiyun fll_hw);
105*4882a593Smuzhiyun struct wm831x *wm831x = clkdata->wm831x;
106*4882a593Smuzhiyun int ret;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun ret = wm831x_set_bits(wm831x, WM831X_FLL_CONTROL_1, WM831X_FLL_ENA, 0);
109*4882a593Smuzhiyun if (ret != 0)
110*4882a593Smuzhiyun dev_crit(wm831x->dev, "Failed to disable FLL: %d\n", ret);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
wm831x_fll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)113*4882a593Smuzhiyun static unsigned long wm831x_fll_recalc_rate(struct clk_hw *hw,
114*4882a593Smuzhiyun unsigned long parent_rate)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
117*4882a593Smuzhiyun fll_hw);
118*4882a593Smuzhiyun struct wm831x *wm831x = clkdata->wm831x;
119*4882a593Smuzhiyun int ret;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun ret = wm831x_reg_read(wm831x, WM831X_CLOCK_CONTROL_2);
122*4882a593Smuzhiyun if (ret < 0) {
123*4882a593Smuzhiyun dev_err(wm831x->dev, "Unable to read CLOCK_CONTROL_2: %d\n",
124*4882a593Smuzhiyun ret);
125*4882a593Smuzhiyun return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun if (ret & WM831X_FLL_AUTO)
129*4882a593Smuzhiyun return wm831x_fll_auto_rates[ret & WM831X_FLL_AUTO_FREQ_MASK];
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun dev_err(wm831x->dev, "FLL only supported in AUTO mode\n");
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return 0;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
wm831x_fll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * unused)136*4882a593Smuzhiyun static long wm831x_fll_round_rate(struct clk_hw *hw, unsigned long rate,
137*4882a593Smuzhiyun unsigned long *unused)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun int best = 0;
140*4882a593Smuzhiyun int i;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm831x_fll_auto_rates); i++)
143*4882a593Smuzhiyun if (abs(wm831x_fll_auto_rates[i] - rate) <
144*4882a593Smuzhiyun abs(wm831x_fll_auto_rates[best] - rate))
145*4882a593Smuzhiyun best = i;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun return wm831x_fll_auto_rates[best];
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
wm831x_fll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)150*4882a593Smuzhiyun static int wm831x_fll_set_rate(struct clk_hw *hw, unsigned long rate,
151*4882a593Smuzhiyun unsigned long parent_rate)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
154*4882a593Smuzhiyun fll_hw);
155*4882a593Smuzhiyun struct wm831x *wm831x = clkdata->wm831x;
156*4882a593Smuzhiyun int i;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm831x_fll_auto_rates); i++)
159*4882a593Smuzhiyun if (wm831x_fll_auto_rates[i] == rate)
160*4882a593Smuzhiyun break;
161*4882a593Smuzhiyun if (i == ARRAY_SIZE(wm831x_fll_auto_rates))
162*4882a593Smuzhiyun return -EINVAL;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun if (wm831x_fll_is_prepared(hw))
165*4882a593Smuzhiyun return -EPERM;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun return wm831x_set_bits(wm831x, WM831X_CLOCK_CONTROL_2,
168*4882a593Smuzhiyun WM831X_FLL_AUTO_FREQ_MASK, i);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun static const char *wm831x_fll_parents[] = {
172*4882a593Smuzhiyun "xtal",
173*4882a593Smuzhiyun "clkin",
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
wm831x_fll_get_parent(struct clk_hw * hw)176*4882a593Smuzhiyun static u8 wm831x_fll_get_parent(struct clk_hw *hw)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
179*4882a593Smuzhiyun fll_hw);
180*4882a593Smuzhiyun struct wm831x *wm831x = clkdata->wm831x;
181*4882a593Smuzhiyun int ret;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* AUTO mode is always clocked from the crystal */
184*4882a593Smuzhiyun ret = wm831x_reg_read(wm831x, WM831X_CLOCK_CONTROL_2);
185*4882a593Smuzhiyun if (ret < 0) {
186*4882a593Smuzhiyun dev_err(wm831x->dev, "Unable to read CLOCK_CONTROL_2: %d\n",
187*4882a593Smuzhiyun ret);
188*4882a593Smuzhiyun return 0;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun if (ret & WM831X_FLL_AUTO)
192*4882a593Smuzhiyun return 0;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun ret = wm831x_reg_read(wm831x, WM831X_FLL_CONTROL_5);
195*4882a593Smuzhiyun if (ret < 0) {
196*4882a593Smuzhiyun dev_err(wm831x->dev, "Unable to read FLL_CONTROL_5: %d\n",
197*4882a593Smuzhiyun ret);
198*4882a593Smuzhiyun return 0;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun switch (ret & WM831X_FLL_CLK_SRC_MASK) {
202*4882a593Smuzhiyun case 0:
203*4882a593Smuzhiyun return 0;
204*4882a593Smuzhiyun case 1:
205*4882a593Smuzhiyun return 1;
206*4882a593Smuzhiyun default:
207*4882a593Smuzhiyun dev_err(wm831x->dev, "Unsupported FLL clock source %d\n",
208*4882a593Smuzhiyun ret & WM831X_FLL_CLK_SRC_MASK);
209*4882a593Smuzhiyun return 0;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun static const struct clk_ops wm831x_fll_ops = {
214*4882a593Smuzhiyun .is_prepared = wm831x_fll_is_prepared,
215*4882a593Smuzhiyun .prepare = wm831x_fll_prepare,
216*4882a593Smuzhiyun .unprepare = wm831x_fll_unprepare,
217*4882a593Smuzhiyun .round_rate = wm831x_fll_round_rate,
218*4882a593Smuzhiyun .recalc_rate = wm831x_fll_recalc_rate,
219*4882a593Smuzhiyun .set_rate = wm831x_fll_set_rate,
220*4882a593Smuzhiyun .get_parent = wm831x_fll_get_parent,
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static const struct clk_init_data wm831x_fll_init = {
224*4882a593Smuzhiyun .name = "fll",
225*4882a593Smuzhiyun .ops = &wm831x_fll_ops,
226*4882a593Smuzhiyun .parent_names = wm831x_fll_parents,
227*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(wm831x_fll_parents),
228*4882a593Smuzhiyun .flags = CLK_SET_RATE_GATE,
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
wm831x_clkout_is_prepared(struct clk_hw * hw)231*4882a593Smuzhiyun static int wm831x_clkout_is_prepared(struct clk_hw *hw)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
234*4882a593Smuzhiyun clkout_hw);
235*4882a593Smuzhiyun struct wm831x *wm831x = clkdata->wm831x;
236*4882a593Smuzhiyun int ret;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun ret = wm831x_reg_read(wm831x, WM831X_CLOCK_CONTROL_1);
239*4882a593Smuzhiyun if (ret < 0) {
240*4882a593Smuzhiyun dev_err(wm831x->dev, "Unable to read CLOCK_CONTROL_1: %d\n",
241*4882a593Smuzhiyun ret);
242*4882a593Smuzhiyun return false;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun return (ret & WM831X_CLKOUT_ENA) != 0;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
wm831x_clkout_prepare(struct clk_hw * hw)248*4882a593Smuzhiyun static int wm831x_clkout_prepare(struct clk_hw *hw)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
251*4882a593Smuzhiyun clkout_hw);
252*4882a593Smuzhiyun struct wm831x *wm831x = clkdata->wm831x;
253*4882a593Smuzhiyun int ret;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun ret = wm831x_reg_unlock(wm831x);
256*4882a593Smuzhiyun if (ret != 0) {
257*4882a593Smuzhiyun dev_crit(wm831x->dev, "Failed to lock registers: %d\n", ret);
258*4882a593Smuzhiyun return ret;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun ret = wm831x_set_bits(wm831x, WM831X_CLOCK_CONTROL_1,
262*4882a593Smuzhiyun WM831X_CLKOUT_ENA, WM831X_CLKOUT_ENA);
263*4882a593Smuzhiyun if (ret != 0)
264*4882a593Smuzhiyun dev_crit(wm831x->dev, "Failed to enable CLKOUT: %d\n", ret);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun wm831x_reg_lock(wm831x);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun return ret;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
wm831x_clkout_unprepare(struct clk_hw * hw)271*4882a593Smuzhiyun static void wm831x_clkout_unprepare(struct clk_hw *hw)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
274*4882a593Smuzhiyun clkout_hw);
275*4882a593Smuzhiyun struct wm831x *wm831x = clkdata->wm831x;
276*4882a593Smuzhiyun int ret;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun ret = wm831x_reg_unlock(wm831x);
279*4882a593Smuzhiyun if (ret != 0) {
280*4882a593Smuzhiyun dev_crit(wm831x->dev, "Failed to lock registers: %d\n", ret);
281*4882a593Smuzhiyun return;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun ret = wm831x_set_bits(wm831x, WM831X_CLOCK_CONTROL_1,
285*4882a593Smuzhiyun WM831X_CLKOUT_ENA, 0);
286*4882a593Smuzhiyun if (ret != 0)
287*4882a593Smuzhiyun dev_crit(wm831x->dev, "Failed to disable CLKOUT: %d\n", ret);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun wm831x_reg_lock(wm831x);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun static const char *wm831x_clkout_parents[] = {
293*4882a593Smuzhiyun "fll",
294*4882a593Smuzhiyun "xtal",
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun
wm831x_clkout_get_parent(struct clk_hw * hw)297*4882a593Smuzhiyun static u8 wm831x_clkout_get_parent(struct clk_hw *hw)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
300*4882a593Smuzhiyun clkout_hw);
301*4882a593Smuzhiyun struct wm831x *wm831x = clkdata->wm831x;
302*4882a593Smuzhiyun int ret;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun ret = wm831x_reg_read(wm831x, WM831X_CLOCK_CONTROL_1);
305*4882a593Smuzhiyun if (ret < 0) {
306*4882a593Smuzhiyun dev_err(wm831x->dev, "Unable to read CLOCK_CONTROL_1: %d\n",
307*4882a593Smuzhiyun ret);
308*4882a593Smuzhiyun return 0;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if (ret & WM831X_CLKOUT_SRC)
312*4882a593Smuzhiyun return 1;
313*4882a593Smuzhiyun else
314*4882a593Smuzhiyun return 0;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
wm831x_clkout_set_parent(struct clk_hw * hw,u8 parent)317*4882a593Smuzhiyun static int wm831x_clkout_set_parent(struct clk_hw *hw, u8 parent)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
320*4882a593Smuzhiyun clkout_hw);
321*4882a593Smuzhiyun struct wm831x *wm831x = clkdata->wm831x;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun return wm831x_set_bits(wm831x, WM831X_CLOCK_CONTROL_1,
324*4882a593Smuzhiyun WM831X_CLKOUT_SRC,
325*4882a593Smuzhiyun parent << WM831X_CLKOUT_SRC_SHIFT);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun static const struct clk_ops wm831x_clkout_ops = {
329*4882a593Smuzhiyun .is_prepared = wm831x_clkout_is_prepared,
330*4882a593Smuzhiyun .prepare = wm831x_clkout_prepare,
331*4882a593Smuzhiyun .unprepare = wm831x_clkout_unprepare,
332*4882a593Smuzhiyun .get_parent = wm831x_clkout_get_parent,
333*4882a593Smuzhiyun .set_parent = wm831x_clkout_set_parent,
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun static const struct clk_init_data wm831x_clkout_init = {
337*4882a593Smuzhiyun .name = "clkout",
338*4882a593Smuzhiyun .ops = &wm831x_clkout_ops,
339*4882a593Smuzhiyun .parent_names = wm831x_clkout_parents,
340*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(wm831x_clkout_parents),
341*4882a593Smuzhiyun .flags = CLK_SET_RATE_PARENT,
342*4882a593Smuzhiyun };
343*4882a593Smuzhiyun
wm831x_clk_probe(struct platform_device * pdev)344*4882a593Smuzhiyun static int wm831x_clk_probe(struct platform_device *pdev)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun struct wm831x *wm831x = dev_get_drvdata(pdev->dev.parent);
347*4882a593Smuzhiyun struct wm831x_clk *clkdata;
348*4882a593Smuzhiyun int ret;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun clkdata = devm_kzalloc(&pdev->dev, sizeof(*clkdata), GFP_KERNEL);
351*4882a593Smuzhiyun if (!clkdata)
352*4882a593Smuzhiyun return -ENOMEM;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun clkdata->wm831x = wm831x;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* XTAL_ENA can only be set via OTP/InstantConfig so just read once */
357*4882a593Smuzhiyun ret = wm831x_reg_read(wm831x, WM831X_CLOCK_CONTROL_2);
358*4882a593Smuzhiyun if (ret < 0) {
359*4882a593Smuzhiyun dev_err(wm831x->dev, "Unable to read CLOCK_CONTROL_2: %d\n",
360*4882a593Smuzhiyun ret);
361*4882a593Smuzhiyun return ret;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun clkdata->xtal_ena = ret & WM831X_XTAL_ENA;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun clkdata->xtal_hw.init = &wm831x_xtal_init;
366*4882a593Smuzhiyun ret = devm_clk_hw_register(&pdev->dev, &clkdata->xtal_hw);
367*4882a593Smuzhiyun if (ret)
368*4882a593Smuzhiyun return ret;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun clkdata->fll_hw.init = &wm831x_fll_init;
371*4882a593Smuzhiyun ret = devm_clk_hw_register(&pdev->dev, &clkdata->fll_hw);
372*4882a593Smuzhiyun if (ret)
373*4882a593Smuzhiyun return ret;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun clkdata->clkout_hw.init = &wm831x_clkout_init;
376*4882a593Smuzhiyun ret = devm_clk_hw_register(&pdev->dev, &clkdata->clkout_hw);
377*4882a593Smuzhiyun if (ret)
378*4882a593Smuzhiyun return ret;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun platform_set_drvdata(pdev, clkdata);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun return 0;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun static struct platform_driver wm831x_clk_driver = {
386*4882a593Smuzhiyun .probe = wm831x_clk_probe,
387*4882a593Smuzhiyun .driver = {
388*4882a593Smuzhiyun .name = "wm831x-clk",
389*4882a593Smuzhiyun },
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun module_platform_driver(wm831x_clk_driver);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /* Module information */
395*4882a593Smuzhiyun MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
396*4882a593Smuzhiyun MODULE_DESCRIPTION("WM831x clock driver");
397*4882a593Smuzhiyun MODULE_LICENSE("GPL");
398*4882a593Smuzhiyun MODULE_ALIAS("platform:wm831x-clk");
399