xref: /OK3568_Linux_fs/kernel/drivers/clk/clk-versaclock5.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for IDT Versaclock 5
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2017 Marek Vasut <marek.vasut@gmail.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun  * Possible optimizations:
10*4882a593Smuzhiyun  * - Use spread spectrum
11*4882a593Smuzhiyun  * - Use integer divider in FOD if applicable
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/clk-provider.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun #include <linux/of_platform.h>
23*4882a593Smuzhiyun #include <linux/rational.h>
24*4882a593Smuzhiyun #include <linux/regmap.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <dt-bindings/clk/versaclock.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* VersaClock5 registers */
30*4882a593Smuzhiyun #define VC5_OTP_CONTROL				0x00
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* Factory-reserved register block */
33*4882a593Smuzhiyun #define VC5_RSVD_DEVICE_ID			0x01
34*4882a593Smuzhiyun #define VC5_RSVD_ADC_GAIN_7_0			0x02
35*4882a593Smuzhiyun #define VC5_RSVD_ADC_GAIN_15_8			0x03
36*4882a593Smuzhiyun #define VC5_RSVD_ADC_OFFSET_7_0			0x04
37*4882a593Smuzhiyun #define VC5_RSVD_ADC_OFFSET_15_8		0x05
38*4882a593Smuzhiyun #define VC5_RSVD_TEMPY				0x06
39*4882a593Smuzhiyun #define VC5_RSVD_OFFSET_TBIN			0x07
40*4882a593Smuzhiyun #define VC5_RSVD_GAIN				0x08
41*4882a593Smuzhiyun #define VC5_RSVD_TEST_NP			0x09
42*4882a593Smuzhiyun #define VC5_RSVD_UNUSED				0x0a
43*4882a593Smuzhiyun #define VC5_RSVD_BANDGAP_TRIM_UP		0x0b
44*4882a593Smuzhiyun #define VC5_RSVD_BANDGAP_TRIM_DN		0x0c
45*4882a593Smuzhiyun #define VC5_RSVD_CLK_R_12_CLK_AMP_4		0x0d
46*4882a593Smuzhiyun #define VC5_RSVD_CLK_R_34_CLK_AMP_4		0x0e
47*4882a593Smuzhiyun #define VC5_RSVD_CLK_AMP_123			0x0f
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* Configuration register block */
50*4882a593Smuzhiyun #define VC5_PRIM_SRC_SHDN			0x10
51*4882a593Smuzhiyun #define VC5_PRIM_SRC_SHDN_EN_XTAL		BIT(7)
52*4882a593Smuzhiyun #define VC5_PRIM_SRC_SHDN_EN_CLKIN		BIT(6)
53*4882a593Smuzhiyun #define VC5_PRIM_SRC_SHDN_EN_DOUBLE_XTAL_FREQ	BIT(3)
54*4882a593Smuzhiyun #define VC5_PRIM_SRC_SHDN_SP			BIT(1)
55*4882a593Smuzhiyun #define VC5_PRIM_SRC_SHDN_EN_GBL_SHDN		BIT(0)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define VC5_VCO_BAND				0x11
58*4882a593Smuzhiyun #define VC5_XTAL_X1_LOAD_CAP			0x12
59*4882a593Smuzhiyun #define VC5_XTAL_X2_LOAD_CAP			0x13
60*4882a593Smuzhiyun #define VC5_REF_DIVIDER				0x15
61*4882a593Smuzhiyun #define VC5_REF_DIVIDER_SEL_PREDIV2		BIT(7)
62*4882a593Smuzhiyun #define VC5_REF_DIVIDER_REF_DIV(n)		((n) & 0x3f)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define VC5_VCO_CTRL_AND_PREDIV			0x16
65*4882a593Smuzhiyun #define VC5_VCO_CTRL_AND_PREDIV_BYPASS_PREDIV	BIT(7)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define VC5_FEEDBACK_INT_DIV			0x17
68*4882a593Smuzhiyun #define VC5_FEEDBACK_INT_DIV_BITS		0x18
69*4882a593Smuzhiyun #define VC5_FEEDBACK_FRAC_DIV(n)		(0x19 + (n))
70*4882a593Smuzhiyun #define VC5_RC_CONTROL0				0x1e
71*4882a593Smuzhiyun #define VC5_RC_CONTROL1				0x1f
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /* These registers are named "Unused Factory Reserved Registers" */
74*4882a593Smuzhiyun #define VC5_RESERVED_X0(idx)		(0x20 + ((idx) * 0x10))
75*4882a593Smuzhiyun #define VC5_RESERVED_X0_BYPASS_SYNC	BIT(7) /* bypass_sync<idx> bit */
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* Output divider control for divider 1,2,3,4 */
78*4882a593Smuzhiyun #define VC5_OUT_DIV_CONTROL(idx)	(0x21 + ((idx) * 0x10))
79*4882a593Smuzhiyun #define VC5_OUT_DIV_CONTROL_RESET	BIT(7)
80*4882a593Smuzhiyun #define VC5_OUT_DIV_CONTROL_SELB_NORM	BIT(3)
81*4882a593Smuzhiyun #define VC5_OUT_DIV_CONTROL_SEL_EXT	BIT(2)
82*4882a593Smuzhiyun #define VC5_OUT_DIV_CONTROL_INT_MODE	BIT(1)
83*4882a593Smuzhiyun #define VC5_OUT_DIV_CONTROL_EN_FOD	BIT(0)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define VC5_OUT_DIV_FRAC(idx, n)	(0x22 + ((idx) * 0x10) + (n))
86*4882a593Smuzhiyun #define VC5_OUT_DIV_FRAC4_OD_SCEE	BIT(1)
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define VC5_OUT_DIV_STEP_SPREAD(idx, n)	(0x26 + ((idx) * 0x10) + (n))
89*4882a593Smuzhiyun #define VC5_OUT_DIV_SPREAD_MOD(idx, n)	(0x29 + ((idx) * 0x10) + (n))
90*4882a593Smuzhiyun #define VC5_OUT_DIV_SKEW_INT(idx, n)	(0x2b + ((idx) * 0x10) + (n))
91*4882a593Smuzhiyun #define VC5_OUT_DIV_INT(idx, n)		(0x2d + ((idx) * 0x10) + (n))
92*4882a593Smuzhiyun #define VC5_OUT_DIV_SKEW_FRAC(idx)	(0x2f + ((idx) * 0x10))
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* Clock control register for clock 1,2 */
95*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG(idx, n)	(0x60 + ((idx) * 0x2) + (n))
96*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG0_CFG_SHIFT	5
97*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG0_CFG_MASK GENMASK(7, VC5_CLK_OUTPUT_CFG0_CFG_SHIFT)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG0_CFG_LVPECL	(VC5_LVPECL)
100*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG0_CFG_CMOS		(VC5_CMOS)
101*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG0_CFG_HCSL33	(VC5_HCSL33)
102*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG0_CFG_LVDS		(VC5_LVDS)
103*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG0_CFG_CMOS2		(VC5_CMOS2)
104*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG0_CFG_CMOSD		(VC5_CMOSD)
105*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG0_CFG_HCSL25	(VC5_HCSL25)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG0_PWR_SHIFT	3
108*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG0_PWR_MASK GENMASK(4, VC5_CLK_OUTPUT_CFG0_PWR_SHIFT)
109*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG0_PWR_18	(0<<VC5_CLK_OUTPUT_CFG0_PWR_SHIFT)
110*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG0_PWR_25	(2<<VC5_CLK_OUTPUT_CFG0_PWR_SHIFT)
111*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG0_PWR_33	(3<<VC5_CLK_OUTPUT_CFG0_PWR_SHIFT)
112*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG0_SLEW_SHIFT	0
113*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG0_SLEW_MASK GENMASK(1, VC5_CLK_OUTPUT_CFG0_SLEW_SHIFT)
114*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG0_SLEW_80	(0<<VC5_CLK_OUTPUT_CFG0_SLEW_SHIFT)
115*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG0_SLEW_85	(1<<VC5_CLK_OUTPUT_CFG0_SLEW_SHIFT)
116*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG0_SLEW_90	(2<<VC5_CLK_OUTPUT_CFG0_SLEW_SHIFT)
117*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG0_SLEW_100	(3<<VC5_CLK_OUTPUT_CFG0_SLEW_SHIFT)
118*4882a593Smuzhiyun #define VC5_CLK_OUTPUT_CFG1_EN_CLKBUF	BIT(0)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define VC5_CLK_OE_SHDN				0x68
121*4882a593Smuzhiyun #define VC5_CLK_OS_SHDN				0x69
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define VC5_GLOBAL_REGISTER			0x76
124*4882a593Smuzhiyun #define VC5_GLOBAL_REGISTER_GLOBAL_RESET	BIT(5)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /* PLL/VCO runs between 2.5 GHz and 3.0 GHz */
127*4882a593Smuzhiyun #define VC5_PLL_VCO_MIN				2500000000UL
128*4882a593Smuzhiyun #define VC5_PLL_VCO_MAX				3000000000UL
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /* VC5 Input mux settings */
131*4882a593Smuzhiyun #define VC5_MUX_IN_XIN		BIT(0)
132*4882a593Smuzhiyun #define VC5_MUX_IN_CLKIN	BIT(1)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /* Maximum number of clk_out supported by this driver */
135*4882a593Smuzhiyun #define VC5_MAX_CLK_OUT_NUM	5
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /* Maximum number of FODs supported by this driver */
138*4882a593Smuzhiyun #define VC5_MAX_FOD_NUM	4
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /* flags to describe chip features */
141*4882a593Smuzhiyun /* chip has built-in oscilator */
142*4882a593Smuzhiyun #define VC5_HAS_INTERNAL_XTAL	BIT(0)
143*4882a593Smuzhiyun /* chip has PFD requency doubler */
144*4882a593Smuzhiyun #define VC5_HAS_PFD_FREQ_DBL	BIT(1)
145*4882a593Smuzhiyun /* chip has bits to disable FOD sync */
146*4882a593Smuzhiyun #define VC5_HAS_BYPASS_SYNC_BIT	BIT(2)
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /* Supported IDT VC5 models. */
149*4882a593Smuzhiyun enum vc5_model {
150*4882a593Smuzhiyun 	IDT_VC5_5P49V5923,
151*4882a593Smuzhiyun 	IDT_VC5_5P49V5925,
152*4882a593Smuzhiyun 	IDT_VC5_5P49V5933,
153*4882a593Smuzhiyun 	IDT_VC5_5P49V5935,
154*4882a593Smuzhiyun 	IDT_VC6_5P49V6901,
155*4882a593Smuzhiyun 	IDT_VC6_5P49V6965,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /* Structure to describe features of a particular VC5 model */
159*4882a593Smuzhiyun struct vc5_chip_info {
160*4882a593Smuzhiyun 	const enum vc5_model	model;
161*4882a593Smuzhiyun 	const unsigned int	clk_fod_cnt;
162*4882a593Smuzhiyun 	const unsigned int	clk_out_cnt;
163*4882a593Smuzhiyun 	const u32		flags;
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun struct vc5_driver_data;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun struct vc5_hw_data {
169*4882a593Smuzhiyun 	struct clk_hw		hw;
170*4882a593Smuzhiyun 	struct vc5_driver_data	*vc5;
171*4882a593Smuzhiyun 	u32			div_int;
172*4882a593Smuzhiyun 	u32			div_frc;
173*4882a593Smuzhiyun 	unsigned int		num;
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun struct vc5_out_data {
177*4882a593Smuzhiyun 	struct clk_hw		hw;
178*4882a593Smuzhiyun 	struct vc5_driver_data	*vc5;
179*4882a593Smuzhiyun 	unsigned int		num;
180*4882a593Smuzhiyun 	unsigned int		clk_output_cfg0;
181*4882a593Smuzhiyun 	unsigned int		clk_output_cfg0_mask;
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun struct vc5_driver_data {
185*4882a593Smuzhiyun 	struct i2c_client	*client;
186*4882a593Smuzhiyun 	struct regmap		*regmap;
187*4882a593Smuzhiyun 	const struct vc5_chip_info	*chip_info;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	struct clk		*pin_xin;
190*4882a593Smuzhiyun 	struct clk		*pin_clkin;
191*4882a593Smuzhiyun 	unsigned char		clk_mux_ins;
192*4882a593Smuzhiyun 	struct clk_hw		clk_mux;
193*4882a593Smuzhiyun 	struct clk_hw		clk_mul;
194*4882a593Smuzhiyun 	struct clk_hw		clk_pfd;
195*4882a593Smuzhiyun 	struct vc5_hw_data	clk_pll;
196*4882a593Smuzhiyun 	struct vc5_hw_data	clk_fod[VC5_MAX_FOD_NUM];
197*4882a593Smuzhiyun 	struct vc5_out_data	clk_out[VC5_MAX_CLK_OUT_NUM];
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /*
201*4882a593Smuzhiyun  * VersaClock5 i2c regmap
202*4882a593Smuzhiyun  */
vc5_regmap_is_writeable(struct device * dev,unsigned int reg)203*4882a593Smuzhiyun static bool vc5_regmap_is_writeable(struct device *dev, unsigned int reg)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	/* Factory reserved regs, make them read-only */
206*4882a593Smuzhiyun 	if (reg <= 0xf)
207*4882a593Smuzhiyun 		return false;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	/* Factory reserved regs, make them read-only */
210*4882a593Smuzhiyun 	if (reg == 0x14 || reg == 0x1c || reg == 0x1d)
211*4882a593Smuzhiyun 		return false;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	return true;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun static const struct regmap_config vc5_regmap_config = {
217*4882a593Smuzhiyun 	.reg_bits = 8,
218*4882a593Smuzhiyun 	.val_bits = 8,
219*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
220*4882a593Smuzhiyun 	.max_register = 0x76,
221*4882a593Smuzhiyun 	.writeable_reg = vc5_regmap_is_writeable,
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /*
225*4882a593Smuzhiyun  * VersaClock5 input multiplexer between XTAL and CLKIN divider
226*4882a593Smuzhiyun  */
vc5_mux_get_parent(struct clk_hw * hw)227*4882a593Smuzhiyun static unsigned char vc5_mux_get_parent(struct clk_hw *hw)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	struct vc5_driver_data *vc5 =
230*4882a593Smuzhiyun 		container_of(hw, struct vc5_driver_data, clk_mux);
231*4882a593Smuzhiyun 	const u8 mask = VC5_PRIM_SRC_SHDN_EN_XTAL | VC5_PRIM_SRC_SHDN_EN_CLKIN;
232*4882a593Smuzhiyun 	unsigned int src;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	regmap_read(vc5->regmap, VC5_PRIM_SRC_SHDN, &src);
235*4882a593Smuzhiyun 	src &= mask;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	if (src == VC5_PRIM_SRC_SHDN_EN_XTAL)
238*4882a593Smuzhiyun 		return 0;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	if (src == VC5_PRIM_SRC_SHDN_EN_CLKIN)
241*4882a593Smuzhiyun 		return 1;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	dev_warn(&vc5->client->dev,
244*4882a593Smuzhiyun 		 "Invalid clock input configuration (%02x)\n", src);
245*4882a593Smuzhiyun 	return 0;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
vc5_mux_set_parent(struct clk_hw * hw,u8 index)248*4882a593Smuzhiyun static int vc5_mux_set_parent(struct clk_hw *hw, u8 index)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	struct vc5_driver_data *vc5 =
251*4882a593Smuzhiyun 		container_of(hw, struct vc5_driver_data, clk_mux);
252*4882a593Smuzhiyun 	const u8 mask = VC5_PRIM_SRC_SHDN_EN_XTAL | VC5_PRIM_SRC_SHDN_EN_CLKIN;
253*4882a593Smuzhiyun 	u8 src;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	if ((index > 1) || !vc5->clk_mux_ins)
256*4882a593Smuzhiyun 		return -EINVAL;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	if (vc5->clk_mux_ins == (VC5_MUX_IN_CLKIN | VC5_MUX_IN_XIN)) {
259*4882a593Smuzhiyun 		if (index == 0)
260*4882a593Smuzhiyun 			src = VC5_PRIM_SRC_SHDN_EN_XTAL;
261*4882a593Smuzhiyun 		if (index == 1)
262*4882a593Smuzhiyun 			src = VC5_PRIM_SRC_SHDN_EN_CLKIN;
263*4882a593Smuzhiyun 	} else {
264*4882a593Smuzhiyun 		if (index != 0)
265*4882a593Smuzhiyun 			return -EINVAL;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 		if (vc5->clk_mux_ins == VC5_MUX_IN_XIN)
268*4882a593Smuzhiyun 			src = VC5_PRIM_SRC_SHDN_EN_XTAL;
269*4882a593Smuzhiyun 		else if (vc5->clk_mux_ins == VC5_MUX_IN_CLKIN)
270*4882a593Smuzhiyun 			src = VC5_PRIM_SRC_SHDN_EN_CLKIN;
271*4882a593Smuzhiyun 		else /* Invalid; should have been caught by vc5_probe() */
272*4882a593Smuzhiyun 			return -EINVAL;
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	return regmap_update_bits(vc5->regmap, VC5_PRIM_SRC_SHDN, mask, src);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun static const struct clk_ops vc5_mux_ops = {
279*4882a593Smuzhiyun 	.set_parent	= vc5_mux_set_parent,
280*4882a593Smuzhiyun 	.get_parent	= vc5_mux_get_parent,
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun 
vc5_dbl_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)283*4882a593Smuzhiyun static unsigned long vc5_dbl_recalc_rate(struct clk_hw *hw,
284*4882a593Smuzhiyun 					 unsigned long parent_rate)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	struct vc5_driver_data *vc5 =
287*4882a593Smuzhiyun 		container_of(hw, struct vc5_driver_data, clk_mul);
288*4882a593Smuzhiyun 	unsigned int premul;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	regmap_read(vc5->regmap, VC5_PRIM_SRC_SHDN, &premul);
291*4882a593Smuzhiyun 	if (premul & VC5_PRIM_SRC_SHDN_EN_DOUBLE_XTAL_FREQ)
292*4882a593Smuzhiyun 		parent_rate *= 2;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	return parent_rate;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
vc5_dbl_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)297*4882a593Smuzhiyun static long vc5_dbl_round_rate(struct clk_hw *hw, unsigned long rate,
298*4882a593Smuzhiyun 			       unsigned long *parent_rate)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	if ((*parent_rate == rate) || ((*parent_rate * 2) == rate))
301*4882a593Smuzhiyun 		return rate;
302*4882a593Smuzhiyun 	else
303*4882a593Smuzhiyun 		return -EINVAL;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
vc5_dbl_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)306*4882a593Smuzhiyun static int vc5_dbl_set_rate(struct clk_hw *hw, unsigned long rate,
307*4882a593Smuzhiyun 			    unsigned long parent_rate)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	struct vc5_driver_data *vc5 =
310*4882a593Smuzhiyun 		container_of(hw, struct vc5_driver_data, clk_mul);
311*4882a593Smuzhiyun 	u32 mask;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	if ((parent_rate * 2) == rate)
314*4882a593Smuzhiyun 		mask = VC5_PRIM_SRC_SHDN_EN_DOUBLE_XTAL_FREQ;
315*4882a593Smuzhiyun 	else
316*4882a593Smuzhiyun 		mask = 0;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	regmap_update_bits(vc5->regmap, VC5_PRIM_SRC_SHDN,
319*4882a593Smuzhiyun 			   VC5_PRIM_SRC_SHDN_EN_DOUBLE_XTAL_FREQ,
320*4882a593Smuzhiyun 			   mask);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	return 0;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun static const struct clk_ops vc5_dbl_ops = {
326*4882a593Smuzhiyun 	.recalc_rate	= vc5_dbl_recalc_rate,
327*4882a593Smuzhiyun 	.round_rate	= vc5_dbl_round_rate,
328*4882a593Smuzhiyun 	.set_rate	= vc5_dbl_set_rate,
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun 
vc5_pfd_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)331*4882a593Smuzhiyun static unsigned long vc5_pfd_recalc_rate(struct clk_hw *hw,
332*4882a593Smuzhiyun 					 unsigned long parent_rate)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	struct vc5_driver_data *vc5 =
335*4882a593Smuzhiyun 		container_of(hw, struct vc5_driver_data, clk_pfd);
336*4882a593Smuzhiyun 	unsigned int prediv, div;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	regmap_read(vc5->regmap, VC5_VCO_CTRL_AND_PREDIV, &prediv);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	/* The bypass_prediv is set, PLL fed from Ref_in directly. */
341*4882a593Smuzhiyun 	if (prediv & VC5_VCO_CTRL_AND_PREDIV_BYPASS_PREDIV)
342*4882a593Smuzhiyun 		return parent_rate;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	regmap_read(vc5->regmap, VC5_REF_DIVIDER, &div);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	/* The Sel_prediv2 is set, PLL fed from prediv2 (Ref_in / 2) */
347*4882a593Smuzhiyun 	if (div & VC5_REF_DIVIDER_SEL_PREDIV2)
348*4882a593Smuzhiyun 		return parent_rate / 2;
349*4882a593Smuzhiyun 	else
350*4882a593Smuzhiyun 		return parent_rate / VC5_REF_DIVIDER_REF_DIV(div);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
vc5_pfd_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)353*4882a593Smuzhiyun static long vc5_pfd_round_rate(struct clk_hw *hw, unsigned long rate,
354*4882a593Smuzhiyun 			       unsigned long *parent_rate)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	unsigned long idiv;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	/* PLL cannot operate with input clock above 50 MHz. */
359*4882a593Smuzhiyun 	if (rate > 50000000)
360*4882a593Smuzhiyun 		return -EINVAL;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	/* CLKIN within range of PLL input, feed directly to PLL. */
363*4882a593Smuzhiyun 	if (*parent_rate <= 50000000)
364*4882a593Smuzhiyun 		return *parent_rate;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	idiv = DIV_ROUND_UP(*parent_rate, rate);
367*4882a593Smuzhiyun 	if (idiv > 127)
368*4882a593Smuzhiyun 		return -EINVAL;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	return *parent_rate / idiv;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
vc5_pfd_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)373*4882a593Smuzhiyun static int vc5_pfd_set_rate(struct clk_hw *hw, unsigned long rate,
374*4882a593Smuzhiyun 			    unsigned long parent_rate)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	struct vc5_driver_data *vc5 =
377*4882a593Smuzhiyun 		container_of(hw, struct vc5_driver_data, clk_pfd);
378*4882a593Smuzhiyun 	unsigned long idiv;
379*4882a593Smuzhiyun 	u8 div;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	/* CLKIN within range of PLL input, feed directly to PLL. */
382*4882a593Smuzhiyun 	if (parent_rate <= 50000000) {
383*4882a593Smuzhiyun 		regmap_update_bits(vc5->regmap, VC5_VCO_CTRL_AND_PREDIV,
384*4882a593Smuzhiyun 				   VC5_VCO_CTRL_AND_PREDIV_BYPASS_PREDIV,
385*4882a593Smuzhiyun 				   VC5_VCO_CTRL_AND_PREDIV_BYPASS_PREDIV);
386*4882a593Smuzhiyun 		regmap_update_bits(vc5->regmap, VC5_REF_DIVIDER, 0xff, 0x00);
387*4882a593Smuzhiyun 		return 0;
388*4882a593Smuzhiyun 	}
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	idiv = DIV_ROUND_UP(parent_rate, rate);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	/* We have dedicated div-2 predivider. */
393*4882a593Smuzhiyun 	if (idiv == 2)
394*4882a593Smuzhiyun 		div = VC5_REF_DIVIDER_SEL_PREDIV2;
395*4882a593Smuzhiyun 	else
396*4882a593Smuzhiyun 		div = VC5_REF_DIVIDER_REF_DIV(idiv);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	regmap_update_bits(vc5->regmap, VC5_REF_DIVIDER, 0xff, div);
399*4882a593Smuzhiyun 	regmap_update_bits(vc5->regmap, VC5_VCO_CTRL_AND_PREDIV,
400*4882a593Smuzhiyun 			   VC5_VCO_CTRL_AND_PREDIV_BYPASS_PREDIV, 0);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	return 0;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun static const struct clk_ops vc5_pfd_ops = {
406*4882a593Smuzhiyun 	.recalc_rate	= vc5_pfd_recalc_rate,
407*4882a593Smuzhiyun 	.round_rate	= vc5_pfd_round_rate,
408*4882a593Smuzhiyun 	.set_rate	= vc5_pfd_set_rate,
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun /*
412*4882a593Smuzhiyun  * VersaClock5 PLL/VCO
413*4882a593Smuzhiyun  */
vc5_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)414*4882a593Smuzhiyun static unsigned long vc5_pll_recalc_rate(struct clk_hw *hw,
415*4882a593Smuzhiyun 					 unsigned long parent_rate)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	struct vc5_hw_data *hwdata = container_of(hw, struct vc5_hw_data, hw);
418*4882a593Smuzhiyun 	struct vc5_driver_data *vc5 = hwdata->vc5;
419*4882a593Smuzhiyun 	u32 div_int, div_frc;
420*4882a593Smuzhiyun 	u8 fb[5];
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	regmap_bulk_read(vc5->regmap, VC5_FEEDBACK_INT_DIV, fb, 5);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	div_int = (fb[0] << 4) | (fb[1] >> 4);
425*4882a593Smuzhiyun 	div_frc = (fb[2] << 16) | (fb[3] << 8) | fb[4];
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	/* The PLL divider has 12 integer bits and 24 fractional bits */
428*4882a593Smuzhiyun 	return (parent_rate * div_int) + ((parent_rate * div_frc) >> 24);
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
vc5_pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)431*4882a593Smuzhiyun static long vc5_pll_round_rate(struct clk_hw *hw, unsigned long rate,
432*4882a593Smuzhiyun 			       unsigned long *parent_rate)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun 	struct vc5_hw_data *hwdata = container_of(hw, struct vc5_hw_data, hw);
435*4882a593Smuzhiyun 	u32 div_int;
436*4882a593Smuzhiyun 	u64 div_frc;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	if (rate < VC5_PLL_VCO_MIN)
439*4882a593Smuzhiyun 		rate = VC5_PLL_VCO_MIN;
440*4882a593Smuzhiyun 	if (rate > VC5_PLL_VCO_MAX)
441*4882a593Smuzhiyun 		rate = VC5_PLL_VCO_MAX;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	/* Determine integer part, which is 12 bit wide */
444*4882a593Smuzhiyun 	div_int = rate / *parent_rate;
445*4882a593Smuzhiyun 	if (div_int > 0xfff)
446*4882a593Smuzhiyun 		rate = *parent_rate * 0xfff;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	/* Determine best fractional part, which is 24 bit wide */
449*4882a593Smuzhiyun 	div_frc = rate % *parent_rate;
450*4882a593Smuzhiyun 	div_frc *= BIT(24) - 1;
451*4882a593Smuzhiyun 	do_div(div_frc, *parent_rate);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	hwdata->div_int = div_int;
454*4882a593Smuzhiyun 	hwdata->div_frc = (u32)div_frc;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	return (*parent_rate * div_int) + ((*parent_rate * div_frc) >> 24);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
vc5_pll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)459*4882a593Smuzhiyun static int vc5_pll_set_rate(struct clk_hw *hw, unsigned long rate,
460*4882a593Smuzhiyun 			    unsigned long parent_rate)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun 	struct vc5_hw_data *hwdata = container_of(hw, struct vc5_hw_data, hw);
463*4882a593Smuzhiyun 	struct vc5_driver_data *vc5 = hwdata->vc5;
464*4882a593Smuzhiyun 	u8 fb[5];
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	fb[0] = hwdata->div_int >> 4;
467*4882a593Smuzhiyun 	fb[1] = hwdata->div_int << 4;
468*4882a593Smuzhiyun 	fb[2] = hwdata->div_frc >> 16;
469*4882a593Smuzhiyun 	fb[3] = hwdata->div_frc >> 8;
470*4882a593Smuzhiyun 	fb[4] = hwdata->div_frc;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	return regmap_bulk_write(vc5->regmap, VC5_FEEDBACK_INT_DIV, fb, 5);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun static const struct clk_ops vc5_pll_ops = {
476*4882a593Smuzhiyun 	.recalc_rate	= vc5_pll_recalc_rate,
477*4882a593Smuzhiyun 	.round_rate	= vc5_pll_round_rate,
478*4882a593Smuzhiyun 	.set_rate	= vc5_pll_set_rate,
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun 
vc5_fod_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)481*4882a593Smuzhiyun static unsigned long vc5_fod_recalc_rate(struct clk_hw *hw,
482*4882a593Smuzhiyun 					 unsigned long parent_rate)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	struct vc5_hw_data *hwdata = container_of(hw, struct vc5_hw_data, hw);
485*4882a593Smuzhiyun 	struct vc5_driver_data *vc5 = hwdata->vc5;
486*4882a593Smuzhiyun 	/* VCO frequency is divided by two before entering FOD */
487*4882a593Smuzhiyun 	u32 f_in = parent_rate / 2;
488*4882a593Smuzhiyun 	u32 div_int, div_frc;
489*4882a593Smuzhiyun 	u8 od_int[2];
490*4882a593Smuzhiyun 	u8 od_frc[4];
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	regmap_bulk_read(vc5->regmap, VC5_OUT_DIV_INT(hwdata->num, 0),
493*4882a593Smuzhiyun 			 od_int, 2);
494*4882a593Smuzhiyun 	regmap_bulk_read(vc5->regmap, VC5_OUT_DIV_FRAC(hwdata->num, 0),
495*4882a593Smuzhiyun 			 od_frc, 4);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	div_int = (od_int[0] << 4) | (od_int[1] >> 4);
498*4882a593Smuzhiyun 	div_frc = (od_frc[0] << 22) | (od_frc[1] << 14) |
499*4882a593Smuzhiyun 		  (od_frc[2] << 6) | (od_frc[3] >> 2);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	/* Avoid division by zero if the output is not configured. */
502*4882a593Smuzhiyun 	if (div_int == 0 && div_frc == 0)
503*4882a593Smuzhiyun 		return 0;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	/* The PLL divider has 12 integer bits and 30 fractional bits */
506*4882a593Smuzhiyun 	return div64_u64((u64)f_in << 24ULL, ((u64)div_int << 24ULL) + div_frc);
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun 
vc5_fod_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)509*4882a593Smuzhiyun static long vc5_fod_round_rate(struct clk_hw *hw, unsigned long rate,
510*4882a593Smuzhiyun 			       unsigned long *parent_rate)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	struct vc5_hw_data *hwdata = container_of(hw, struct vc5_hw_data, hw);
513*4882a593Smuzhiyun 	/* VCO frequency is divided by two before entering FOD */
514*4882a593Smuzhiyun 	u32 f_in = *parent_rate / 2;
515*4882a593Smuzhiyun 	u32 div_int;
516*4882a593Smuzhiyun 	u64 div_frc;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	/* Determine integer part, which is 12 bit wide */
519*4882a593Smuzhiyun 	div_int = f_in / rate;
520*4882a593Smuzhiyun 	/*
521*4882a593Smuzhiyun 	 * WARNING: The clock chip does not output signal if the integer part
522*4882a593Smuzhiyun 	 *          of the divider is 0xfff and fractional part is non-zero.
523*4882a593Smuzhiyun 	 *          Clamp the divider at 0xffe to keep the code simple.
524*4882a593Smuzhiyun 	 */
525*4882a593Smuzhiyun 	if (div_int > 0xffe) {
526*4882a593Smuzhiyun 		div_int = 0xffe;
527*4882a593Smuzhiyun 		rate = f_in / div_int;
528*4882a593Smuzhiyun 	}
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	/* Determine best fractional part, which is 30 bit wide */
531*4882a593Smuzhiyun 	div_frc = f_in % rate;
532*4882a593Smuzhiyun 	div_frc <<= 24;
533*4882a593Smuzhiyun 	do_div(div_frc, rate);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	hwdata->div_int = div_int;
536*4882a593Smuzhiyun 	hwdata->div_frc = (u32)div_frc;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	return div64_u64((u64)f_in << 24ULL, ((u64)div_int << 24ULL) + div_frc);
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun 
vc5_fod_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)541*4882a593Smuzhiyun static int vc5_fod_set_rate(struct clk_hw *hw, unsigned long rate,
542*4882a593Smuzhiyun 			    unsigned long parent_rate)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	struct vc5_hw_data *hwdata = container_of(hw, struct vc5_hw_data, hw);
545*4882a593Smuzhiyun 	struct vc5_driver_data *vc5 = hwdata->vc5;
546*4882a593Smuzhiyun 	u8 data[14] = {
547*4882a593Smuzhiyun 		hwdata->div_frc >> 22, hwdata->div_frc >> 14,
548*4882a593Smuzhiyun 		hwdata->div_frc >> 6, hwdata->div_frc << 2,
549*4882a593Smuzhiyun 		0, 0, 0, 0, 0,
550*4882a593Smuzhiyun 		0, 0,
551*4882a593Smuzhiyun 		hwdata->div_int >> 4, hwdata->div_int << 4,
552*4882a593Smuzhiyun 		0
553*4882a593Smuzhiyun 	};
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	regmap_bulk_write(vc5->regmap, VC5_OUT_DIV_FRAC(hwdata->num, 0),
556*4882a593Smuzhiyun 			  data, 14);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	/*
559*4882a593Smuzhiyun 	 * Toggle magic bit in undocumented register for unknown reason.
560*4882a593Smuzhiyun 	 * This is what the IDT timing commander tool does and the chip
561*4882a593Smuzhiyun 	 * datasheet somewhat implies this is needed, but the register
562*4882a593Smuzhiyun 	 * and the bit is not documented.
563*4882a593Smuzhiyun 	 */
564*4882a593Smuzhiyun 	regmap_update_bits(vc5->regmap, VC5_GLOBAL_REGISTER,
565*4882a593Smuzhiyun 			   VC5_GLOBAL_REGISTER_GLOBAL_RESET, 0);
566*4882a593Smuzhiyun 	regmap_update_bits(vc5->regmap, VC5_GLOBAL_REGISTER,
567*4882a593Smuzhiyun 			   VC5_GLOBAL_REGISTER_GLOBAL_RESET,
568*4882a593Smuzhiyun 			   VC5_GLOBAL_REGISTER_GLOBAL_RESET);
569*4882a593Smuzhiyun 	return 0;
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun static const struct clk_ops vc5_fod_ops = {
573*4882a593Smuzhiyun 	.recalc_rate	= vc5_fod_recalc_rate,
574*4882a593Smuzhiyun 	.round_rate	= vc5_fod_round_rate,
575*4882a593Smuzhiyun 	.set_rate	= vc5_fod_set_rate,
576*4882a593Smuzhiyun };
577*4882a593Smuzhiyun 
vc5_clk_out_prepare(struct clk_hw * hw)578*4882a593Smuzhiyun static int vc5_clk_out_prepare(struct clk_hw *hw)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun 	struct vc5_out_data *hwdata = container_of(hw, struct vc5_out_data, hw);
581*4882a593Smuzhiyun 	struct vc5_driver_data *vc5 = hwdata->vc5;
582*4882a593Smuzhiyun 	const u8 mask = VC5_OUT_DIV_CONTROL_SELB_NORM |
583*4882a593Smuzhiyun 			VC5_OUT_DIV_CONTROL_SEL_EXT |
584*4882a593Smuzhiyun 			VC5_OUT_DIV_CONTROL_EN_FOD;
585*4882a593Smuzhiyun 	unsigned int src;
586*4882a593Smuzhiyun 	int ret;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	/*
589*4882a593Smuzhiyun 	 * When enabling a FOD, all currently enabled FODs are briefly
590*4882a593Smuzhiyun 	 * stopped in order to synchronize all of them. This causes a clock
591*4882a593Smuzhiyun 	 * disruption to any unrelated chips that might be already using
592*4882a593Smuzhiyun 	 * other clock outputs. Bypass the sync feature to avoid the issue,
593*4882a593Smuzhiyun 	 * which is possible on the VersaClock 6E family via reserved
594*4882a593Smuzhiyun 	 * registers.
595*4882a593Smuzhiyun 	 */
596*4882a593Smuzhiyun 	if (vc5->chip_info->flags & VC5_HAS_BYPASS_SYNC_BIT) {
597*4882a593Smuzhiyun 		ret = regmap_update_bits(vc5->regmap,
598*4882a593Smuzhiyun 					 VC5_RESERVED_X0(hwdata->num),
599*4882a593Smuzhiyun 					 VC5_RESERVED_X0_BYPASS_SYNC,
600*4882a593Smuzhiyun 					 VC5_RESERVED_X0_BYPASS_SYNC);
601*4882a593Smuzhiyun 		if (ret)
602*4882a593Smuzhiyun 			return ret;
603*4882a593Smuzhiyun 	}
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	/*
606*4882a593Smuzhiyun 	 * If the input mux is disabled, enable it first and
607*4882a593Smuzhiyun 	 * select source from matching FOD.
608*4882a593Smuzhiyun 	 */
609*4882a593Smuzhiyun 	regmap_read(vc5->regmap, VC5_OUT_DIV_CONTROL(hwdata->num), &src);
610*4882a593Smuzhiyun 	if ((src & mask) == 0) {
611*4882a593Smuzhiyun 		src = VC5_OUT_DIV_CONTROL_RESET | VC5_OUT_DIV_CONTROL_EN_FOD;
612*4882a593Smuzhiyun 		ret = regmap_update_bits(vc5->regmap,
613*4882a593Smuzhiyun 					 VC5_OUT_DIV_CONTROL(hwdata->num),
614*4882a593Smuzhiyun 					 mask | VC5_OUT_DIV_CONTROL_RESET, src);
615*4882a593Smuzhiyun 		if (ret)
616*4882a593Smuzhiyun 			return ret;
617*4882a593Smuzhiyun 	}
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	/* Enable the clock buffer */
620*4882a593Smuzhiyun 	regmap_update_bits(vc5->regmap, VC5_CLK_OUTPUT_CFG(hwdata->num, 1),
621*4882a593Smuzhiyun 			   VC5_CLK_OUTPUT_CFG1_EN_CLKBUF,
622*4882a593Smuzhiyun 			   VC5_CLK_OUTPUT_CFG1_EN_CLKBUF);
623*4882a593Smuzhiyun 	if (hwdata->clk_output_cfg0_mask) {
624*4882a593Smuzhiyun 		dev_dbg(&vc5->client->dev, "Update output %d mask 0x%0X val 0x%0X\n",
625*4882a593Smuzhiyun 			hwdata->num, hwdata->clk_output_cfg0_mask,
626*4882a593Smuzhiyun 			hwdata->clk_output_cfg0);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 		regmap_update_bits(vc5->regmap,
629*4882a593Smuzhiyun 			VC5_CLK_OUTPUT_CFG(hwdata->num, 0),
630*4882a593Smuzhiyun 			hwdata->clk_output_cfg0_mask,
631*4882a593Smuzhiyun 			hwdata->clk_output_cfg0);
632*4882a593Smuzhiyun 	}
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	return 0;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
vc5_clk_out_unprepare(struct clk_hw * hw)637*4882a593Smuzhiyun static void vc5_clk_out_unprepare(struct clk_hw *hw)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun 	struct vc5_out_data *hwdata = container_of(hw, struct vc5_out_data, hw);
640*4882a593Smuzhiyun 	struct vc5_driver_data *vc5 = hwdata->vc5;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	/* Disable the clock buffer */
643*4882a593Smuzhiyun 	regmap_update_bits(vc5->regmap, VC5_CLK_OUTPUT_CFG(hwdata->num, 1),
644*4882a593Smuzhiyun 			   VC5_CLK_OUTPUT_CFG1_EN_CLKBUF, 0);
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun 
vc5_clk_out_get_parent(struct clk_hw * hw)647*4882a593Smuzhiyun static unsigned char vc5_clk_out_get_parent(struct clk_hw *hw)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun 	struct vc5_out_data *hwdata = container_of(hw, struct vc5_out_data, hw);
650*4882a593Smuzhiyun 	struct vc5_driver_data *vc5 = hwdata->vc5;
651*4882a593Smuzhiyun 	const u8 mask = VC5_OUT_DIV_CONTROL_SELB_NORM |
652*4882a593Smuzhiyun 			VC5_OUT_DIV_CONTROL_SEL_EXT |
653*4882a593Smuzhiyun 			VC5_OUT_DIV_CONTROL_EN_FOD;
654*4882a593Smuzhiyun 	const u8 fodclkmask = VC5_OUT_DIV_CONTROL_SELB_NORM |
655*4882a593Smuzhiyun 			      VC5_OUT_DIV_CONTROL_EN_FOD;
656*4882a593Smuzhiyun 	const u8 extclk = VC5_OUT_DIV_CONTROL_SELB_NORM |
657*4882a593Smuzhiyun 			  VC5_OUT_DIV_CONTROL_SEL_EXT;
658*4882a593Smuzhiyun 	unsigned int src;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	regmap_read(vc5->regmap, VC5_OUT_DIV_CONTROL(hwdata->num), &src);
661*4882a593Smuzhiyun 	src &= mask;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	if (src == 0)	/* Input mux set to DISABLED */
664*4882a593Smuzhiyun 		return 0;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	if ((src & fodclkmask) == VC5_OUT_DIV_CONTROL_EN_FOD)
667*4882a593Smuzhiyun 		return 0;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	if (src == extclk)
670*4882a593Smuzhiyun 		return 1;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	dev_warn(&vc5->client->dev,
673*4882a593Smuzhiyun 		 "Invalid clock output configuration (%02x)\n", src);
674*4882a593Smuzhiyun 	return 0;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun 
vc5_clk_out_set_parent(struct clk_hw * hw,u8 index)677*4882a593Smuzhiyun static int vc5_clk_out_set_parent(struct clk_hw *hw, u8 index)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun 	struct vc5_out_data *hwdata = container_of(hw, struct vc5_out_data, hw);
680*4882a593Smuzhiyun 	struct vc5_driver_data *vc5 = hwdata->vc5;
681*4882a593Smuzhiyun 	const u8 mask = VC5_OUT_DIV_CONTROL_RESET |
682*4882a593Smuzhiyun 			VC5_OUT_DIV_CONTROL_SELB_NORM |
683*4882a593Smuzhiyun 			VC5_OUT_DIV_CONTROL_SEL_EXT |
684*4882a593Smuzhiyun 			VC5_OUT_DIV_CONTROL_EN_FOD;
685*4882a593Smuzhiyun 	const u8 extclk = VC5_OUT_DIV_CONTROL_SELB_NORM |
686*4882a593Smuzhiyun 			  VC5_OUT_DIV_CONTROL_SEL_EXT;
687*4882a593Smuzhiyun 	u8 src = VC5_OUT_DIV_CONTROL_RESET;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	if (index == 0)
690*4882a593Smuzhiyun 		src |= VC5_OUT_DIV_CONTROL_EN_FOD;
691*4882a593Smuzhiyun 	else
692*4882a593Smuzhiyun 		src |= extclk;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	return regmap_update_bits(vc5->regmap, VC5_OUT_DIV_CONTROL(hwdata->num),
695*4882a593Smuzhiyun 				  mask, src);
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun static const struct clk_ops vc5_clk_out_ops = {
699*4882a593Smuzhiyun 	.prepare	= vc5_clk_out_prepare,
700*4882a593Smuzhiyun 	.unprepare	= vc5_clk_out_unprepare,
701*4882a593Smuzhiyun 	.set_parent	= vc5_clk_out_set_parent,
702*4882a593Smuzhiyun 	.get_parent	= vc5_clk_out_get_parent,
703*4882a593Smuzhiyun };
704*4882a593Smuzhiyun 
vc5_of_clk_get(struct of_phandle_args * clkspec,void * data)705*4882a593Smuzhiyun static struct clk_hw *vc5_of_clk_get(struct of_phandle_args *clkspec,
706*4882a593Smuzhiyun 				     void *data)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun 	struct vc5_driver_data *vc5 = data;
709*4882a593Smuzhiyun 	unsigned int idx = clkspec->args[0];
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	if (idx >= vc5->chip_info->clk_out_cnt)
712*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	return &vc5->clk_out[idx].hw;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun 
vc5_map_index_to_output(const enum vc5_model model,const unsigned int n)717*4882a593Smuzhiyun static int vc5_map_index_to_output(const enum vc5_model model,
718*4882a593Smuzhiyun 				   const unsigned int n)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun 	switch (model) {
721*4882a593Smuzhiyun 	case IDT_VC5_5P49V5933:
722*4882a593Smuzhiyun 		return (n == 0) ? 0 : 3;
723*4882a593Smuzhiyun 	case IDT_VC5_5P49V5923:
724*4882a593Smuzhiyun 	case IDT_VC5_5P49V5925:
725*4882a593Smuzhiyun 	case IDT_VC5_5P49V5935:
726*4882a593Smuzhiyun 	case IDT_VC6_5P49V6901:
727*4882a593Smuzhiyun 	case IDT_VC6_5P49V6965:
728*4882a593Smuzhiyun 	default:
729*4882a593Smuzhiyun 		return n;
730*4882a593Smuzhiyun 	}
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun 
vc5_update_mode(struct device_node * np_output,struct vc5_out_data * clk_out)733*4882a593Smuzhiyun static int vc5_update_mode(struct device_node *np_output,
734*4882a593Smuzhiyun 			   struct vc5_out_data *clk_out)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun 	u32 value;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	if (!of_property_read_u32(np_output, "idt,mode", &value)) {
739*4882a593Smuzhiyun 		clk_out->clk_output_cfg0_mask |= VC5_CLK_OUTPUT_CFG0_CFG_MASK;
740*4882a593Smuzhiyun 		switch (value) {
741*4882a593Smuzhiyun 		case VC5_CLK_OUTPUT_CFG0_CFG_LVPECL:
742*4882a593Smuzhiyun 		case VC5_CLK_OUTPUT_CFG0_CFG_CMOS:
743*4882a593Smuzhiyun 		case VC5_CLK_OUTPUT_CFG0_CFG_HCSL33:
744*4882a593Smuzhiyun 		case VC5_CLK_OUTPUT_CFG0_CFG_LVDS:
745*4882a593Smuzhiyun 		case VC5_CLK_OUTPUT_CFG0_CFG_CMOS2:
746*4882a593Smuzhiyun 		case VC5_CLK_OUTPUT_CFG0_CFG_CMOSD:
747*4882a593Smuzhiyun 		case VC5_CLK_OUTPUT_CFG0_CFG_HCSL25:
748*4882a593Smuzhiyun 			clk_out->clk_output_cfg0 |=
749*4882a593Smuzhiyun 			    value << VC5_CLK_OUTPUT_CFG0_CFG_SHIFT;
750*4882a593Smuzhiyun 			break;
751*4882a593Smuzhiyun 		default:
752*4882a593Smuzhiyun 			return -EINVAL;
753*4882a593Smuzhiyun 		}
754*4882a593Smuzhiyun 	}
755*4882a593Smuzhiyun 	return 0;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun 
vc5_update_power(struct device_node * np_output,struct vc5_out_data * clk_out)758*4882a593Smuzhiyun static int vc5_update_power(struct device_node *np_output,
759*4882a593Smuzhiyun 			    struct vc5_out_data *clk_out)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun 	u32 value;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	if (!of_property_read_u32(np_output, "idt,voltage-microvolt",
764*4882a593Smuzhiyun 				  &value)) {
765*4882a593Smuzhiyun 		clk_out->clk_output_cfg0_mask |= VC5_CLK_OUTPUT_CFG0_PWR_MASK;
766*4882a593Smuzhiyun 		switch (value) {
767*4882a593Smuzhiyun 		case 1800000:
768*4882a593Smuzhiyun 			clk_out->clk_output_cfg0 |= VC5_CLK_OUTPUT_CFG0_PWR_18;
769*4882a593Smuzhiyun 			break;
770*4882a593Smuzhiyun 		case 2500000:
771*4882a593Smuzhiyun 			clk_out->clk_output_cfg0 |= VC5_CLK_OUTPUT_CFG0_PWR_25;
772*4882a593Smuzhiyun 			break;
773*4882a593Smuzhiyun 		case 3300000:
774*4882a593Smuzhiyun 			clk_out->clk_output_cfg0 |= VC5_CLK_OUTPUT_CFG0_PWR_33;
775*4882a593Smuzhiyun 			break;
776*4882a593Smuzhiyun 		default:
777*4882a593Smuzhiyun 			return -EINVAL;
778*4882a593Smuzhiyun 		}
779*4882a593Smuzhiyun 	}
780*4882a593Smuzhiyun 	return 0;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun 
vc5_update_slew(struct device_node * np_output,struct vc5_out_data * clk_out)783*4882a593Smuzhiyun static int vc5_update_slew(struct device_node *np_output,
784*4882a593Smuzhiyun 			   struct vc5_out_data *clk_out)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	u32 value;
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	if (!of_property_read_u32(np_output, "idt,slew-percent", &value)) {
789*4882a593Smuzhiyun 		clk_out->clk_output_cfg0_mask |= VC5_CLK_OUTPUT_CFG0_SLEW_MASK;
790*4882a593Smuzhiyun 		switch (value) {
791*4882a593Smuzhiyun 		case 80:
792*4882a593Smuzhiyun 			clk_out->clk_output_cfg0 |= VC5_CLK_OUTPUT_CFG0_SLEW_80;
793*4882a593Smuzhiyun 			break;
794*4882a593Smuzhiyun 		case 85:
795*4882a593Smuzhiyun 			clk_out->clk_output_cfg0 |= VC5_CLK_OUTPUT_CFG0_SLEW_85;
796*4882a593Smuzhiyun 			break;
797*4882a593Smuzhiyun 		case 90:
798*4882a593Smuzhiyun 			clk_out->clk_output_cfg0 |= VC5_CLK_OUTPUT_CFG0_SLEW_90;
799*4882a593Smuzhiyun 			break;
800*4882a593Smuzhiyun 		case 100:
801*4882a593Smuzhiyun 			clk_out->clk_output_cfg0 |=
802*4882a593Smuzhiyun 			    VC5_CLK_OUTPUT_CFG0_SLEW_100;
803*4882a593Smuzhiyun 			break;
804*4882a593Smuzhiyun 		default:
805*4882a593Smuzhiyun 			return -EINVAL;
806*4882a593Smuzhiyun 		}
807*4882a593Smuzhiyun 	}
808*4882a593Smuzhiyun 	return 0;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun 
vc5_get_output_config(struct i2c_client * client,struct vc5_out_data * clk_out)811*4882a593Smuzhiyun static int vc5_get_output_config(struct i2c_client *client,
812*4882a593Smuzhiyun 				 struct vc5_out_data *clk_out)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun 	struct device_node *np_output;
815*4882a593Smuzhiyun 	char *child_name;
816*4882a593Smuzhiyun 	int ret = 0;
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	child_name = kasprintf(GFP_KERNEL, "OUT%d", clk_out->num + 1);
819*4882a593Smuzhiyun 	if (!child_name)
820*4882a593Smuzhiyun 		return -ENOMEM;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	np_output = of_get_child_by_name(client->dev.of_node, child_name);
823*4882a593Smuzhiyun 	kfree(child_name);
824*4882a593Smuzhiyun 	if (!np_output)
825*4882a593Smuzhiyun 		return 0;
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	ret = vc5_update_mode(np_output, clk_out);
828*4882a593Smuzhiyun 	if (ret)
829*4882a593Smuzhiyun 		goto output_error;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	ret = vc5_update_power(np_output, clk_out);
832*4882a593Smuzhiyun 	if (ret)
833*4882a593Smuzhiyun 		goto output_error;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	ret = vc5_update_slew(np_output, clk_out);
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun output_error:
838*4882a593Smuzhiyun 	if (ret) {
839*4882a593Smuzhiyun 		dev_err(&client->dev,
840*4882a593Smuzhiyun 			"Invalid clock output configuration OUT%d\n",
841*4882a593Smuzhiyun 			clk_out->num + 1);
842*4882a593Smuzhiyun 	}
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	of_node_put(np_output);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	return ret;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun static const struct of_device_id clk_vc5_of_match[];
850*4882a593Smuzhiyun 
vc5_probe(struct i2c_client * client,const struct i2c_device_id * id)851*4882a593Smuzhiyun static int vc5_probe(struct i2c_client *client, const struct i2c_device_id *id)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun 	struct vc5_driver_data *vc5;
854*4882a593Smuzhiyun 	struct clk_init_data init;
855*4882a593Smuzhiyun 	const char *parent_names[2];
856*4882a593Smuzhiyun 	unsigned int n, idx = 0;
857*4882a593Smuzhiyun 	int ret;
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	vc5 = devm_kzalloc(&client->dev, sizeof(*vc5), GFP_KERNEL);
860*4882a593Smuzhiyun 	if (!vc5)
861*4882a593Smuzhiyun 		return -ENOMEM;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	i2c_set_clientdata(client, vc5);
864*4882a593Smuzhiyun 	vc5->client = client;
865*4882a593Smuzhiyun 	vc5->chip_info = of_device_get_match_data(&client->dev);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	vc5->pin_xin = devm_clk_get(&client->dev, "xin");
868*4882a593Smuzhiyun 	if (PTR_ERR(vc5->pin_xin) == -EPROBE_DEFER)
869*4882a593Smuzhiyun 		return -EPROBE_DEFER;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	vc5->pin_clkin = devm_clk_get(&client->dev, "clkin");
872*4882a593Smuzhiyun 	if (PTR_ERR(vc5->pin_clkin) == -EPROBE_DEFER)
873*4882a593Smuzhiyun 		return -EPROBE_DEFER;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	vc5->regmap = devm_regmap_init_i2c(client, &vc5_regmap_config);
876*4882a593Smuzhiyun 	if (IS_ERR(vc5->regmap)) {
877*4882a593Smuzhiyun 		dev_err(&client->dev, "failed to allocate register map\n");
878*4882a593Smuzhiyun 		return PTR_ERR(vc5->regmap);
879*4882a593Smuzhiyun 	}
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	/* Register clock input mux */
882*4882a593Smuzhiyun 	memset(&init, 0, sizeof(init));
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	if (!IS_ERR(vc5->pin_xin)) {
885*4882a593Smuzhiyun 		vc5->clk_mux_ins |= VC5_MUX_IN_XIN;
886*4882a593Smuzhiyun 		parent_names[init.num_parents++] = __clk_get_name(vc5->pin_xin);
887*4882a593Smuzhiyun 	} else if (vc5->chip_info->flags & VC5_HAS_INTERNAL_XTAL) {
888*4882a593Smuzhiyun 		vc5->pin_xin = clk_register_fixed_rate(&client->dev,
889*4882a593Smuzhiyun 						       "internal-xtal", NULL,
890*4882a593Smuzhiyun 						       0, 25000000);
891*4882a593Smuzhiyun 		if (IS_ERR(vc5->pin_xin))
892*4882a593Smuzhiyun 			return PTR_ERR(vc5->pin_xin);
893*4882a593Smuzhiyun 		vc5->clk_mux_ins |= VC5_MUX_IN_XIN;
894*4882a593Smuzhiyun 		parent_names[init.num_parents++] = __clk_get_name(vc5->pin_xin);
895*4882a593Smuzhiyun 	}
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	if (!IS_ERR(vc5->pin_clkin)) {
898*4882a593Smuzhiyun 		vc5->clk_mux_ins |= VC5_MUX_IN_CLKIN;
899*4882a593Smuzhiyun 		parent_names[init.num_parents++] =
900*4882a593Smuzhiyun 		    __clk_get_name(vc5->pin_clkin);
901*4882a593Smuzhiyun 	}
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	if (!init.num_parents) {
904*4882a593Smuzhiyun 		dev_err(&client->dev, "no input clock specified!\n");
905*4882a593Smuzhiyun 		return -EINVAL;
906*4882a593Smuzhiyun 	}
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	init.name = kasprintf(GFP_KERNEL, "%pOFn.mux", client->dev.of_node);
909*4882a593Smuzhiyun 	init.ops = &vc5_mux_ops;
910*4882a593Smuzhiyun 	init.flags = 0;
911*4882a593Smuzhiyun 	init.parent_names = parent_names;
912*4882a593Smuzhiyun 	vc5->clk_mux.init = &init;
913*4882a593Smuzhiyun 	ret = devm_clk_hw_register(&client->dev, &vc5->clk_mux);
914*4882a593Smuzhiyun 	if (ret)
915*4882a593Smuzhiyun 		goto err_clk_register;
916*4882a593Smuzhiyun 	kfree(init.name);	/* clock framework made a copy of the name */
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	if (vc5->chip_info->flags & VC5_HAS_PFD_FREQ_DBL) {
919*4882a593Smuzhiyun 		/* Register frequency doubler */
920*4882a593Smuzhiyun 		memset(&init, 0, sizeof(init));
921*4882a593Smuzhiyun 		init.name = kasprintf(GFP_KERNEL, "%pOFn.dbl",
922*4882a593Smuzhiyun 				      client->dev.of_node);
923*4882a593Smuzhiyun 		init.ops = &vc5_dbl_ops;
924*4882a593Smuzhiyun 		init.flags = CLK_SET_RATE_PARENT;
925*4882a593Smuzhiyun 		init.parent_names = parent_names;
926*4882a593Smuzhiyun 		parent_names[0] = clk_hw_get_name(&vc5->clk_mux);
927*4882a593Smuzhiyun 		init.num_parents = 1;
928*4882a593Smuzhiyun 		vc5->clk_mul.init = &init;
929*4882a593Smuzhiyun 		ret = devm_clk_hw_register(&client->dev, &vc5->clk_mul);
930*4882a593Smuzhiyun 		if (ret)
931*4882a593Smuzhiyun 			goto err_clk_register;
932*4882a593Smuzhiyun 		kfree(init.name); /* clock framework made a copy of the name */
933*4882a593Smuzhiyun 	}
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	/* Register PFD */
936*4882a593Smuzhiyun 	memset(&init, 0, sizeof(init));
937*4882a593Smuzhiyun 	init.name = kasprintf(GFP_KERNEL, "%pOFn.pfd", client->dev.of_node);
938*4882a593Smuzhiyun 	init.ops = &vc5_pfd_ops;
939*4882a593Smuzhiyun 	init.flags = CLK_SET_RATE_PARENT;
940*4882a593Smuzhiyun 	init.parent_names = parent_names;
941*4882a593Smuzhiyun 	if (vc5->chip_info->flags & VC5_HAS_PFD_FREQ_DBL)
942*4882a593Smuzhiyun 		parent_names[0] = clk_hw_get_name(&vc5->clk_mul);
943*4882a593Smuzhiyun 	else
944*4882a593Smuzhiyun 		parent_names[0] = clk_hw_get_name(&vc5->clk_mux);
945*4882a593Smuzhiyun 	init.num_parents = 1;
946*4882a593Smuzhiyun 	vc5->clk_pfd.init = &init;
947*4882a593Smuzhiyun 	ret = devm_clk_hw_register(&client->dev, &vc5->clk_pfd);
948*4882a593Smuzhiyun 	if (ret)
949*4882a593Smuzhiyun 		goto err_clk_register;
950*4882a593Smuzhiyun 	kfree(init.name);	/* clock framework made a copy of the name */
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	/* Register PLL */
953*4882a593Smuzhiyun 	memset(&init, 0, sizeof(init));
954*4882a593Smuzhiyun 	init.name = kasprintf(GFP_KERNEL, "%pOFn.pll", client->dev.of_node);
955*4882a593Smuzhiyun 	init.ops = &vc5_pll_ops;
956*4882a593Smuzhiyun 	init.flags = CLK_SET_RATE_PARENT;
957*4882a593Smuzhiyun 	init.parent_names = parent_names;
958*4882a593Smuzhiyun 	parent_names[0] = clk_hw_get_name(&vc5->clk_pfd);
959*4882a593Smuzhiyun 	init.num_parents = 1;
960*4882a593Smuzhiyun 	vc5->clk_pll.num = 0;
961*4882a593Smuzhiyun 	vc5->clk_pll.vc5 = vc5;
962*4882a593Smuzhiyun 	vc5->clk_pll.hw.init = &init;
963*4882a593Smuzhiyun 	ret = devm_clk_hw_register(&client->dev, &vc5->clk_pll.hw);
964*4882a593Smuzhiyun 	if (ret)
965*4882a593Smuzhiyun 		goto err_clk_register;
966*4882a593Smuzhiyun 	kfree(init.name); /* clock framework made a copy of the name */
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	/* Register FODs */
969*4882a593Smuzhiyun 	for (n = 0; n < vc5->chip_info->clk_fod_cnt; n++) {
970*4882a593Smuzhiyun 		idx = vc5_map_index_to_output(vc5->chip_info->model, n);
971*4882a593Smuzhiyun 		memset(&init, 0, sizeof(init));
972*4882a593Smuzhiyun 		init.name = kasprintf(GFP_KERNEL, "%pOFn.fod%d",
973*4882a593Smuzhiyun 				      client->dev.of_node, idx);
974*4882a593Smuzhiyun 		init.ops = &vc5_fod_ops;
975*4882a593Smuzhiyun 		init.flags = CLK_SET_RATE_PARENT;
976*4882a593Smuzhiyun 		init.parent_names = parent_names;
977*4882a593Smuzhiyun 		parent_names[0] = clk_hw_get_name(&vc5->clk_pll.hw);
978*4882a593Smuzhiyun 		init.num_parents = 1;
979*4882a593Smuzhiyun 		vc5->clk_fod[n].num = idx;
980*4882a593Smuzhiyun 		vc5->clk_fod[n].vc5 = vc5;
981*4882a593Smuzhiyun 		vc5->clk_fod[n].hw.init = &init;
982*4882a593Smuzhiyun 		ret = devm_clk_hw_register(&client->dev, &vc5->clk_fod[n].hw);
983*4882a593Smuzhiyun 		if (ret)
984*4882a593Smuzhiyun 			goto err_clk_register;
985*4882a593Smuzhiyun 		kfree(init.name); /* clock framework made a copy of the name */
986*4882a593Smuzhiyun 	}
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	/* Register MUX-connected OUT0_I2C_SELB output */
989*4882a593Smuzhiyun 	memset(&init, 0, sizeof(init));
990*4882a593Smuzhiyun 	init.name = kasprintf(GFP_KERNEL, "%pOFn.out0_sel_i2cb",
991*4882a593Smuzhiyun 			      client->dev.of_node);
992*4882a593Smuzhiyun 	init.ops = &vc5_clk_out_ops;
993*4882a593Smuzhiyun 	init.flags = CLK_SET_RATE_PARENT;
994*4882a593Smuzhiyun 	init.parent_names = parent_names;
995*4882a593Smuzhiyun 	parent_names[0] = clk_hw_get_name(&vc5->clk_mux);
996*4882a593Smuzhiyun 	init.num_parents = 1;
997*4882a593Smuzhiyun 	vc5->clk_out[0].num = idx;
998*4882a593Smuzhiyun 	vc5->clk_out[0].vc5 = vc5;
999*4882a593Smuzhiyun 	vc5->clk_out[0].hw.init = &init;
1000*4882a593Smuzhiyun 	ret = devm_clk_hw_register(&client->dev, &vc5->clk_out[0].hw);
1001*4882a593Smuzhiyun 	if (ret)
1002*4882a593Smuzhiyun 		goto err_clk_register;
1003*4882a593Smuzhiyun 	kfree(init.name); /* clock framework made a copy of the name */
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	/* Register FOD-connected OUTx outputs */
1006*4882a593Smuzhiyun 	for (n = 1; n < vc5->chip_info->clk_out_cnt; n++) {
1007*4882a593Smuzhiyun 		idx = vc5_map_index_to_output(vc5->chip_info->model, n - 1);
1008*4882a593Smuzhiyun 		parent_names[0] = clk_hw_get_name(&vc5->clk_fod[idx].hw);
1009*4882a593Smuzhiyun 		if (n == 1)
1010*4882a593Smuzhiyun 			parent_names[1] = clk_hw_get_name(&vc5->clk_mux);
1011*4882a593Smuzhiyun 		else
1012*4882a593Smuzhiyun 			parent_names[1] =
1013*4882a593Smuzhiyun 			    clk_hw_get_name(&vc5->clk_out[n - 1].hw);
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 		memset(&init, 0, sizeof(init));
1016*4882a593Smuzhiyun 		init.name = kasprintf(GFP_KERNEL, "%pOFn.out%d",
1017*4882a593Smuzhiyun 				      client->dev.of_node, idx + 1);
1018*4882a593Smuzhiyun 		init.ops = &vc5_clk_out_ops;
1019*4882a593Smuzhiyun 		init.flags = CLK_SET_RATE_PARENT;
1020*4882a593Smuzhiyun 		init.parent_names = parent_names;
1021*4882a593Smuzhiyun 		init.num_parents = 2;
1022*4882a593Smuzhiyun 		vc5->clk_out[n].num = idx;
1023*4882a593Smuzhiyun 		vc5->clk_out[n].vc5 = vc5;
1024*4882a593Smuzhiyun 		vc5->clk_out[n].hw.init = &init;
1025*4882a593Smuzhiyun 		ret = devm_clk_hw_register(&client->dev, &vc5->clk_out[n].hw);
1026*4882a593Smuzhiyun 		if (ret)
1027*4882a593Smuzhiyun 			goto err_clk_register;
1028*4882a593Smuzhiyun 		kfree(init.name); /* clock framework made a copy of the name */
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 		/* Fetch Clock Output configuration from DT (if specified) */
1031*4882a593Smuzhiyun 		ret = vc5_get_output_config(client, &vc5->clk_out[n]);
1032*4882a593Smuzhiyun 		if (ret)
1033*4882a593Smuzhiyun 			goto err_clk;
1034*4882a593Smuzhiyun 	}
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	ret = of_clk_add_hw_provider(client->dev.of_node, vc5_of_clk_get, vc5);
1037*4882a593Smuzhiyun 	if (ret) {
1038*4882a593Smuzhiyun 		dev_err(&client->dev, "unable to add clk provider\n");
1039*4882a593Smuzhiyun 		goto err_clk;
1040*4882a593Smuzhiyun 	}
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	return 0;
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun err_clk_register:
1045*4882a593Smuzhiyun 	dev_err(&client->dev, "unable to register %s\n", init.name);
1046*4882a593Smuzhiyun 	kfree(init.name); /* clock framework made a copy of the name */
1047*4882a593Smuzhiyun err_clk:
1048*4882a593Smuzhiyun 	if (vc5->chip_info->flags & VC5_HAS_INTERNAL_XTAL)
1049*4882a593Smuzhiyun 		clk_unregister_fixed_rate(vc5->pin_xin);
1050*4882a593Smuzhiyun 	return ret;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun 
vc5_remove(struct i2c_client * client)1053*4882a593Smuzhiyun static int vc5_remove(struct i2c_client *client)
1054*4882a593Smuzhiyun {
1055*4882a593Smuzhiyun 	struct vc5_driver_data *vc5 = i2c_get_clientdata(client);
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	of_clk_del_provider(client->dev.of_node);
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	if (vc5->chip_info->flags & VC5_HAS_INTERNAL_XTAL)
1060*4882a593Smuzhiyun 		clk_unregister_fixed_rate(vc5->pin_xin);
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	return 0;
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun 
vc5_suspend(struct device * dev)1065*4882a593Smuzhiyun static int __maybe_unused vc5_suspend(struct device *dev)
1066*4882a593Smuzhiyun {
1067*4882a593Smuzhiyun 	struct vc5_driver_data *vc5 = dev_get_drvdata(dev);
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	regcache_cache_only(vc5->regmap, true);
1070*4882a593Smuzhiyun 	regcache_mark_dirty(vc5->regmap);
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	return 0;
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun 
vc5_resume(struct device * dev)1075*4882a593Smuzhiyun static int __maybe_unused vc5_resume(struct device *dev)
1076*4882a593Smuzhiyun {
1077*4882a593Smuzhiyun 	struct vc5_driver_data *vc5 = dev_get_drvdata(dev);
1078*4882a593Smuzhiyun 	int ret;
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	regcache_cache_only(vc5->regmap, false);
1081*4882a593Smuzhiyun 	ret = regcache_sync(vc5->regmap);
1082*4882a593Smuzhiyun 	if (ret)
1083*4882a593Smuzhiyun 		dev_err(dev, "Failed to restore register map: %d\n", ret);
1084*4882a593Smuzhiyun 	return ret;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun static const struct vc5_chip_info idt_5p49v5923_info = {
1088*4882a593Smuzhiyun 	.model = IDT_VC5_5P49V5923,
1089*4882a593Smuzhiyun 	.clk_fod_cnt = 2,
1090*4882a593Smuzhiyun 	.clk_out_cnt = 3,
1091*4882a593Smuzhiyun 	.flags = 0,
1092*4882a593Smuzhiyun };
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun static const struct vc5_chip_info idt_5p49v5925_info = {
1095*4882a593Smuzhiyun 	.model = IDT_VC5_5P49V5925,
1096*4882a593Smuzhiyun 	.clk_fod_cnt = 4,
1097*4882a593Smuzhiyun 	.clk_out_cnt = 5,
1098*4882a593Smuzhiyun 	.flags = 0,
1099*4882a593Smuzhiyun };
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun static const struct vc5_chip_info idt_5p49v5933_info = {
1102*4882a593Smuzhiyun 	.model = IDT_VC5_5P49V5933,
1103*4882a593Smuzhiyun 	.clk_fod_cnt = 2,
1104*4882a593Smuzhiyun 	.clk_out_cnt = 3,
1105*4882a593Smuzhiyun 	.flags = VC5_HAS_INTERNAL_XTAL,
1106*4882a593Smuzhiyun };
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun static const struct vc5_chip_info idt_5p49v5935_info = {
1109*4882a593Smuzhiyun 	.model = IDT_VC5_5P49V5935,
1110*4882a593Smuzhiyun 	.clk_fod_cnt = 4,
1111*4882a593Smuzhiyun 	.clk_out_cnt = 5,
1112*4882a593Smuzhiyun 	.flags = VC5_HAS_INTERNAL_XTAL,
1113*4882a593Smuzhiyun };
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun static const struct vc5_chip_info idt_5p49v6901_info = {
1116*4882a593Smuzhiyun 	.model = IDT_VC6_5P49V6901,
1117*4882a593Smuzhiyun 	.clk_fod_cnt = 4,
1118*4882a593Smuzhiyun 	.clk_out_cnt = 5,
1119*4882a593Smuzhiyun 	.flags = VC5_HAS_PFD_FREQ_DBL | VC5_HAS_BYPASS_SYNC_BIT,
1120*4882a593Smuzhiyun };
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun static const struct vc5_chip_info idt_5p49v6965_info = {
1123*4882a593Smuzhiyun 	.model = IDT_VC6_5P49V6965,
1124*4882a593Smuzhiyun 	.clk_fod_cnt = 4,
1125*4882a593Smuzhiyun 	.clk_out_cnt = 5,
1126*4882a593Smuzhiyun 	.flags = VC5_HAS_BYPASS_SYNC_BIT,
1127*4882a593Smuzhiyun };
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun static const struct i2c_device_id vc5_id[] = {
1130*4882a593Smuzhiyun 	{ "5p49v5923", .driver_data = IDT_VC5_5P49V5923 },
1131*4882a593Smuzhiyun 	{ "5p49v5925", .driver_data = IDT_VC5_5P49V5925 },
1132*4882a593Smuzhiyun 	{ "5p49v5933", .driver_data = IDT_VC5_5P49V5933 },
1133*4882a593Smuzhiyun 	{ "5p49v5935", .driver_data = IDT_VC5_5P49V5935 },
1134*4882a593Smuzhiyun 	{ "5p49v6901", .driver_data = IDT_VC6_5P49V6901 },
1135*4882a593Smuzhiyun 	{ "5p49v6965", .driver_data = IDT_VC6_5P49V6965 },
1136*4882a593Smuzhiyun 	{ }
1137*4882a593Smuzhiyun };
1138*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, vc5_id);
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun static const struct of_device_id clk_vc5_of_match[] = {
1141*4882a593Smuzhiyun 	{ .compatible = "idt,5p49v5923", .data = &idt_5p49v5923_info },
1142*4882a593Smuzhiyun 	{ .compatible = "idt,5p49v5925", .data = &idt_5p49v5925_info },
1143*4882a593Smuzhiyun 	{ .compatible = "idt,5p49v5933", .data = &idt_5p49v5933_info },
1144*4882a593Smuzhiyun 	{ .compatible = "idt,5p49v5935", .data = &idt_5p49v5935_info },
1145*4882a593Smuzhiyun 	{ .compatible = "idt,5p49v6901", .data = &idt_5p49v6901_info },
1146*4882a593Smuzhiyun 	{ .compatible = "idt,5p49v6965", .data = &idt_5p49v6965_info },
1147*4882a593Smuzhiyun 	{ },
1148*4882a593Smuzhiyun };
1149*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, clk_vc5_of_match);
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(vc5_pm_ops, vc5_suspend, vc5_resume);
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun static struct i2c_driver vc5_driver = {
1154*4882a593Smuzhiyun 	.driver = {
1155*4882a593Smuzhiyun 		.name = "vc5",
1156*4882a593Smuzhiyun 		.pm	= &vc5_pm_ops,
1157*4882a593Smuzhiyun 		.of_match_table = clk_vc5_of_match,
1158*4882a593Smuzhiyun 	},
1159*4882a593Smuzhiyun 	.probe		= vc5_probe,
1160*4882a593Smuzhiyun 	.remove		= vc5_remove,
1161*4882a593Smuzhiyun 	.id_table	= vc5_id,
1162*4882a593Smuzhiyun };
1163*4882a593Smuzhiyun module_i2c_driver(vc5_driver);
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun MODULE_AUTHOR("Marek Vasut <marek.vasut@gmail.com>");
1166*4882a593Smuzhiyun MODULE_DESCRIPTION("IDT VersaClock 5 driver");
1167*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1168