xref: /OK3568_Linux_fs/kernel/drivers/clk/clk-stm32f4.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Author: Daniel Thompson <daniel.thompson@linaro.org>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Inspired by clk-asm9260.c .
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/iopoll.h>
12*4882a593Smuzhiyun #include <linux/ioport.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/spinlock.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun  * Include list of clocks wich are not derived from system clock (SYSCLOCK)
22*4882a593Smuzhiyun  * The index of these clocks is the secondary index of DT bindings
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  */
25*4882a593Smuzhiyun #include <dt-bindings/clock/stm32fx-clock.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define STM32F4_RCC_CR			0x00
28*4882a593Smuzhiyun #define STM32F4_RCC_PLLCFGR		0x04
29*4882a593Smuzhiyun #define STM32F4_RCC_CFGR		0x08
30*4882a593Smuzhiyun #define STM32F4_RCC_AHB1ENR		0x30
31*4882a593Smuzhiyun #define STM32F4_RCC_AHB2ENR		0x34
32*4882a593Smuzhiyun #define STM32F4_RCC_AHB3ENR		0x38
33*4882a593Smuzhiyun #define STM32F4_RCC_APB1ENR		0x40
34*4882a593Smuzhiyun #define STM32F4_RCC_APB2ENR		0x44
35*4882a593Smuzhiyun #define STM32F4_RCC_BDCR		0x70
36*4882a593Smuzhiyun #define STM32F4_RCC_CSR			0x74
37*4882a593Smuzhiyun #define STM32F4_RCC_PLLI2SCFGR		0x84
38*4882a593Smuzhiyun #define STM32F4_RCC_PLLSAICFGR		0x88
39*4882a593Smuzhiyun #define STM32F4_RCC_DCKCFGR		0x8c
40*4882a593Smuzhiyun #define STM32F7_RCC_DCKCFGR2		0x90
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define NONE -1
43*4882a593Smuzhiyun #define NO_IDX  NONE
44*4882a593Smuzhiyun #define NO_MUX  NONE
45*4882a593Smuzhiyun #define NO_GATE NONE
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun struct stm32f4_gate_data {
48*4882a593Smuzhiyun 	u8	offset;
49*4882a593Smuzhiyun 	u8	bit_idx;
50*4882a593Smuzhiyun 	const char *name;
51*4882a593Smuzhiyun 	const char *parent_name;
52*4882a593Smuzhiyun 	unsigned long flags;
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun static const struct stm32f4_gate_data stm32f429_gates[] __initconst = {
56*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  0,	"gpioa",	"ahb_div" },
57*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  1,	"gpiob",	"ahb_div" },
58*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  2,	"gpioc",	"ahb_div" },
59*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  3,	"gpiod",	"ahb_div" },
60*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  4,	"gpioe",	"ahb_div" },
61*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  5,	"gpiof",	"ahb_div" },
62*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  6,	"gpiog",	"ahb_div" },
63*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  7,	"gpioh",	"ahb_div" },
64*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  8,	"gpioi",	"ahb_div" },
65*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  9,	"gpioj",	"ahb_div" },
66*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 10,	"gpiok",	"ahb_div" },
67*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 12,	"crc",		"ahb_div" },
68*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 18,	"bkpsra",	"ahb_div" },
69*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 20,	"ccmdatam",	"ahb_div" },
70*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 21,	"dma1",		"ahb_div" },
71*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 22,	"dma2",		"ahb_div" },
72*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 23,	"dma2d",	"ahb_div" },
73*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 25,	"ethmac",	"ahb_div" },
74*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 26,	"ethmactx",	"ahb_div" },
75*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 27,	"ethmacrx",	"ahb_div" },
76*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 28,	"ethmacptp",	"ahb_div" },
77*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 29,	"otghs",	"ahb_div" },
78*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 30,	"otghsulpi",	"ahb_div" },
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB2ENR,  0,	"dcmi",		"ahb_div" },
81*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB2ENR,  4,	"cryp",		"ahb_div" },
82*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB2ENR,  5,	"hash",		"ahb_div" },
83*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB2ENR,  6,	"rng",		"pll48" },
84*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB2ENR,  7,	"otgfs",	"pll48" },
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB3ENR,  0,	"fmc",		"ahb_div",
87*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED },
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  0,	"tim2",		"apb1_mul" },
90*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  1,	"tim3",		"apb1_mul" },
91*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  2,	"tim4",		"apb1_mul" },
92*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  3,	"tim5",		"apb1_mul" },
93*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  4,	"tim6",		"apb1_mul" },
94*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  5,	"tim7",		"apb1_mul" },
95*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  6,	"tim12",	"apb1_mul" },
96*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  7,	"tim13",	"apb1_mul" },
97*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  8,	"tim14",	"apb1_mul" },
98*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 11,	"wwdg",		"apb1_div" },
99*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 14,	"spi2",		"apb1_div" },
100*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 15,	"spi3",		"apb1_div" },
101*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 17,	"uart2",	"apb1_div" },
102*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 18,	"uart3",	"apb1_div" },
103*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 19,	"uart4",	"apb1_div" },
104*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 20,	"uart5",	"apb1_div" },
105*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 21,	"i2c1",		"apb1_div" },
106*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 22,	"i2c2",		"apb1_div" },
107*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 23,	"i2c3",		"apb1_div" },
108*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 25,	"can1",		"apb1_div" },
109*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 26,	"can2",		"apb1_div" },
110*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 28,	"pwr",		"apb1_div" },
111*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 29,	"dac",		"apb1_div" },
112*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 30,	"uart7",	"apb1_div" },
113*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 31,	"uart8",	"apb1_div" },
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  0,	"tim1",		"apb2_mul" },
116*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  1,	"tim8",		"apb2_mul" },
117*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  4,	"usart1",	"apb2_div" },
118*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  5,	"usart6",	"apb2_div" },
119*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  8,	"adc1",		"apb2_div" },
120*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  9,	"adc2",		"apb2_div" },
121*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 10,	"adc3",		"apb2_div" },
122*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 11,	"sdio",		"pll48" },
123*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 12,	"spi1",		"apb2_div" },
124*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 13,	"spi4",		"apb2_div" },
125*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 14,	"syscfg",	"apb2_div" },
126*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 16,	"tim9",		"apb2_mul" },
127*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 17,	"tim10",	"apb2_mul" },
128*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 18,	"tim11",	"apb2_mul" },
129*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 20,	"spi5",		"apb2_div" },
130*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 21,	"spi6",		"apb2_div" },
131*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 22,	"sai1",		"apb2_div" },
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun static const struct stm32f4_gate_data stm32f469_gates[] __initconst = {
135*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  0,	"gpioa",	"ahb_div" },
136*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  1,	"gpiob",	"ahb_div" },
137*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  2,	"gpioc",	"ahb_div" },
138*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  3,	"gpiod",	"ahb_div" },
139*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  4,	"gpioe",	"ahb_div" },
140*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  5,	"gpiof",	"ahb_div" },
141*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  6,	"gpiog",	"ahb_div" },
142*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  7,	"gpioh",	"ahb_div" },
143*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  8,	"gpioi",	"ahb_div" },
144*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  9,	"gpioj",	"ahb_div" },
145*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 10,	"gpiok",	"ahb_div" },
146*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 12,	"crc",		"ahb_div" },
147*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 18,	"bkpsra",	"ahb_div" },
148*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 20,	"ccmdatam",	"ahb_div" },
149*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 21,	"dma1",		"ahb_div" },
150*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 22,	"dma2",		"ahb_div" },
151*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 23,	"dma2d",	"ahb_div" },
152*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 25,	"ethmac",	"ahb_div" },
153*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 26,	"ethmactx",	"ahb_div" },
154*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 27,	"ethmacrx",	"ahb_div" },
155*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 28,	"ethmacptp",	"ahb_div" },
156*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 29,	"otghs",	"ahb_div" },
157*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 30,	"otghsulpi",	"ahb_div" },
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB2ENR,  0,	"dcmi",		"ahb_div" },
160*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB2ENR,  4,	"cryp",		"ahb_div" },
161*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB2ENR,  5,	"hash",		"ahb_div" },
162*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB2ENR,  6,	"rng",		"pll48" },
163*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB2ENR,  7,	"otgfs",	"pll48" },
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB3ENR,  0,	"fmc",		"ahb_div",
166*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED },
167*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB3ENR,  1,	"qspi",		"ahb_div",
168*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED },
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  0,	"tim2",		"apb1_mul" },
171*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  1,	"tim3",		"apb1_mul" },
172*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  2,	"tim4",		"apb1_mul" },
173*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  3,	"tim5",		"apb1_mul" },
174*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  4,	"tim6",		"apb1_mul" },
175*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  5,	"tim7",		"apb1_mul" },
176*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  6,	"tim12",	"apb1_mul" },
177*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  7,	"tim13",	"apb1_mul" },
178*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  8,	"tim14",	"apb1_mul" },
179*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 11,	"wwdg",		"apb1_div" },
180*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 14,	"spi2",		"apb1_div" },
181*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 15,	"spi3",		"apb1_div" },
182*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 17,	"uart2",	"apb1_div" },
183*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 18,	"uart3",	"apb1_div" },
184*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 19,	"uart4",	"apb1_div" },
185*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 20,	"uart5",	"apb1_div" },
186*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 21,	"i2c1",		"apb1_div" },
187*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 22,	"i2c2",		"apb1_div" },
188*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 23,	"i2c3",		"apb1_div" },
189*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 25,	"can1",		"apb1_div" },
190*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 26,	"can2",		"apb1_div" },
191*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 28,	"pwr",		"apb1_div" },
192*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 29,	"dac",		"apb1_div" },
193*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 30,	"uart7",	"apb1_div" },
194*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 31,	"uart8",	"apb1_div" },
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  0,	"tim1",		"apb2_mul" },
197*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  1,	"tim8",		"apb2_mul" },
198*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  4,	"usart1",	"apb2_div" },
199*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  5,	"usart6",	"apb2_div" },
200*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  8,	"adc1",		"apb2_div" },
201*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  9,	"adc2",		"apb2_div" },
202*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 10,	"adc3",		"apb2_div" },
203*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 11,	"sdio",		"sdmux" },
204*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 12,	"spi1",		"apb2_div" },
205*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 13,	"spi4",		"apb2_div" },
206*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 14,	"syscfg",	"apb2_div" },
207*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 16,	"tim9",		"apb2_mul" },
208*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 17,	"tim10",	"apb2_mul" },
209*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 18,	"tim11",	"apb2_mul" },
210*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 20,	"spi5",		"apb2_div" },
211*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 21,	"spi6",		"apb2_div" },
212*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 22,	"sai1",		"apb2_div" },
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun static const struct stm32f4_gate_data stm32f746_gates[] __initconst = {
216*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  0,	"gpioa",	"ahb_div" },
217*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  1,	"gpiob",	"ahb_div" },
218*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  2,	"gpioc",	"ahb_div" },
219*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  3,	"gpiod",	"ahb_div" },
220*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  4,	"gpioe",	"ahb_div" },
221*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  5,	"gpiof",	"ahb_div" },
222*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  6,	"gpiog",	"ahb_div" },
223*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  7,	"gpioh",	"ahb_div" },
224*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  8,	"gpioi",	"ahb_div" },
225*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  9,	"gpioj",	"ahb_div" },
226*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 10,	"gpiok",	"ahb_div" },
227*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 12,	"crc",		"ahb_div" },
228*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 18,	"bkpsra",	"ahb_div" },
229*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 20,	"dtcmram",	"ahb_div" },
230*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 21,	"dma1",		"ahb_div" },
231*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 22,	"dma2",		"ahb_div" },
232*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 23,	"dma2d",	"ahb_div" },
233*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 25,	"ethmac",	"ahb_div" },
234*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 26,	"ethmactx",	"ahb_div" },
235*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 27,	"ethmacrx",	"ahb_div" },
236*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 28,	"ethmacptp",	"ahb_div" },
237*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 29,	"otghs",	"ahb_div" },
238*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 30,	"otghsulpi",	"ahb_div" },
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB2ENR,  0,	"dcmi",		"ahb_div" },
241*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB2ENR,  4,	"cryp",		"ahb_div" },
242*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB2ENR,  5,	"hash",		"ahb_div" },
243*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB2ENR,  6,	"rng",		"pll48"   },
244*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB2ENR,  7,	"otgfs",	"pll48"   },
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB3ENR,  0,	"fmc",		"ahb_div",
247*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED },
248*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB3ENR,  1,	"qspi",		"ahb_div",
249*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED },
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  0,	"tim2",		"apb1_mul" },
252*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  1,	"tim3",		"apb1_mul" },
253*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  2,	"tim4",		"apb1_mul" },
254*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  3,	"tim5",		"apb1_mul" },
255*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  4,	"tim6",		"apb1_mul" },
256*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  5,	"tim7",		"apb1_mul" },
257*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  6,	"tim12",	"apb1_mul" },
258*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  7,	"tim13",	"apb1_mul" },
259*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  8,	"tim14",	"apb1_mul" },
260*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 11,	"wwdg",		"apb1_div" },
261*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 14,	"spi2",		"apb1_div" },
262*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 15,	"spi3",		"apb1_div" },
263*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 16,	"spdifrx",	"apb1_div" },
264*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 25,	"can1",		"apb1_div" },
265*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 26,	"can2",		"apb1_div" },
266*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 27,	"cec",		"apb1_div" },
267*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 28,	"pwr",		"apb1_div" },
268*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 29,	"dac",		"apb1_div" },
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  0,	"tim1",		"apb2_mul" },
271*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  1,	"tim8",		"apb2_mul" },
272*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  7,	"sdmmc2",	"sdmux"    },
273*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  8,	"adc1",		"apb2_div" },
274*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  9,	"adc2",		"apb2_div" },
275*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 10,	"adc3",		"apb2_div" },
276*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 11,	"sdmmc",	"sdmux"    },
277*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 12,	"spi1",		"apb2_div" },
278*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 13,	"spi4",		"apb2_div" },
279*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 14,	"syscfg",	"apb2_div" },
280*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 16,	"tim9",		"apb2_mul" },
281*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 17,	"tim10",	"apb2_mul" },
282*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 18,	"tim11",	"apb2_mul" },
283*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 20,	"spi5",		"apb2_div" },
284*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 21,	"spi6",		"apb2_div" },
285*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 22,	"sai1",		"apb2_div" },
286*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 23,	"sai2",		"apb2_div" },
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun static const struct stm32f4_gate_data stm32f769_gates[] __initconst = {
290*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  0,	"gpioa",	"ahb_div" },
291*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  1,	"gpiob",	"ahb_div" },
292*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  2,	"gpioc",	"ahb_div" },
293*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  3,	"gpiod",	"ahb_div" },
294*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  4,	"gpioe",	"ahb_div" },
295*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  5,	"gpiof",	"ahb_div" },
296*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  6,	"gpiog",	"ahb_div" },
297*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  7,	"gpioh",	"ahb_div" },
298*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  8,	"gpioi",	"ahb_div" },
299*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR,  9,	"gpioj",	"ahb_div" },
300*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 10,	"gpiok",	"ahb_div" },
301*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 12,	"crc",		"ahb_div" },
302*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 18,	"bkpsra",	"ahb_div" },
303*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 20,	"dtcmram",	"ahb_div" },
304*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 21,	"dma1",		"ahb_div" },
305*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 22,	"dma2",		"ahb_div" },
306*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 23,	"dma2d",	"ahb_div" },
307*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 25,	"ethmac",	"ahb_div" },
308*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 26,	"ethmactx",	"ahb_div" },
309*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 27,	"ethmacrx",	"ahb_div" },
310*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 28,	"ethmacptp",	"ahb_div" },
311*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 29,	"otghs",	"ahb_div" },
312*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB1ENR, 30,	"otghsulpi",	"ahb_div" },
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB2ENR,  0,	"dcmi",		"ahb_div" },
315*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB2ENR,  1,	"jpeg",		"ahb_div" },
316*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB2ENR,  4,	"cryp",		"ahb_div" },
317*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB2ENR,  5,	"hash",		"ahb_div" },
318*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB2ENR,  6,	"rng",		"pll48"   },
319*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB2ENR,  7,	"otgfs",	"pll48"   },
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB3ENR,  0,	"fmc",		"ahb_div",
322*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED },
323*4882a593Smuzhiyun 	{ STM32F4_RCC_AHB3ENR,  1,	"qspi",		"ahb_div",
324*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED },
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  0,	"tim2",		"apb1_mul" },
327*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  1,	"tim3",		"apb1_mul" },
328*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  2,	"tim4",		"apb1_mul" },
329*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  3,	"tim5",		"apb1_mul" },
330*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  4,	"tim6",		"apb1_mul" },
331*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  5,	"tim7",		"apb1_mul" },
332*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  6,	"tim12",	"apb1_mul" },
333*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  7,	"tim13",	"apb1_mul" },
334*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR,  8,	"tim14",	"apb1_mul" },
335*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 10,	"rtcapb",	"apb1_mul" },
336*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 11,	"wwdg",		"apb1_div" },
337*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 13,	"can3",		"apb1_div" },
338*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 14,	"spi2",		"apb1_div" },
339*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 15,	"spi3",		"apb1_div" },
340*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 16,	"spdifrx",	"apb1_div" },
341*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 25,	"can1",		"apb1_div" },
342*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 26,	"can2",		"apb1_div" },
343*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 27,	"cec",		"apb1_div" },
344*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 28,	"pwr",		"apb1_div" },
345*4882a593Smuzhiyun 	{ STM32F4_RCC_APB1ENR, 29,	"dac",		"apb1_div" },
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  0,	"tim1",		"apb2_mul" },
348*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  1,	"tim8",		"apb2_mul" },
349*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  7,	"sdmmc2",	"sdmux2" },
350*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  8,	"adc1",		"apb2_div" },
351*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR,  9,	"adc2",		"apb2_div" },
352*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 10,	"adc3",		"apb2_div" },
353*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 11,	"sdmmc1",	"sdmux1" },
354*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 12,	"spi1",		"apb2_div" },
355*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 13,	"spi4",		"apb2_div" },
356*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 14,	"syscfg",	"apb2_div" },
357*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 16,	"tim9",		"apb2_mul" },
358*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 17,	"tim10",	"apb2_mul" },
359*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 18,	"tim11",	"apb2_mul" },
360*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 20,	"spi5",		"apb2_div" },
361*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 21,	"spi6",		"apb2_div" },
362*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 22,	"sai1",		"apb2_div" },
363*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 23,	"sai2",		"apb2_div" },
364*4882a593Smuzhiyun 	{ STM32F4_RCC_APB2ENR, 30,	"mdio",		"apb2_div" },
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun /*
368*4882a593Smuzhiyun  * This bitmask tells us which bit offsets (0..192) on STM32F4[23]xxx
369*4882a593Smuzhiyun  * have gate bits associated with them. Its combined hweight is 71.
370*4882a593Smuzhiyun  */
371*4882a593Smuzhiyun #define MAX_GATE_MAP 3
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun static const u64 stm32f42xx_gate_map[MAX_GATE_MAP] = { 0x000000f17ef417ffull,
374*4882a593Smuzhiyun 						       0x0000000000000001ull,
375*4882a593Smuzhiyun 						       0x04777f33f6fec9ffull };
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun static const u64 stm32f46xx_gate_map[MAX_GATE_MAP] = { 0x000000f17ef417ffull,
378*4882a593Smuzhiyun 						       0x0000000000000003ull,
379*4882a593Smuzhiyun 						       0x0c777f33f6fec9ffull };
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun static const u64 stm32f746_gate_map[MAX_GATE_MAP] = { 0x000000f17ef417ffull,
382*4882a593Smuzhiyun 						      0x0000000000000003ull,
383*4882a593Smuzhiyun 						      0x04f77f833e01c9ffull };
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun static const u64 stm32f769_gate_map[MAX_GATE_MAP] = { 0x000000f37ef417ffull,
386*4882a593Smuzhiyun 						      0x0000000000000003ull,
387*4882a593Smuzhiyun 						      0x44F77F833E01EDFFull };
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun static const u64 *stm32f4_gate_map;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun static struct clk_hw **clks;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun static DEFINE_SPINLOCK(stm32f4_clk_lock);
394*4882a593Smuzhiyun static void __iomem *base;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun static struct regmap *pdrm;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun static int stm32fx_end_primary_clk;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun /*
401*4882a593Smuzhiyun  * "Multiplier" device for APBx clocks.
402*4882a593Smuzhiyun  *
403*4882a593Smuzhiyun  * The APBx dividers are power-of-two dividers and, if *not* running in 1:1
404*4882a593Smuzhiyun  * mode, they also tap out the one of the low order state bits to run the
405*4882a593Smuzhiyun  * timers. ST datasheets represent this feature as a (conditional) clock
406*4882a593Smuzhiyun  * multiplier.
407*4882a593Smuzhiyun  */
408*4882a593Smuzhiyun struct clk_apb_mul {
409*4882a593Smuzhiyun 	struct clk_hw hw;
410*4882a593Smuzhiyun 	u8 bit_idx;
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun #define to_clk_apb_mul(_hw) container_of(_hw, struct clk_apb_mul, hw)
414*4882a593Smuzhiyun 
clk_apb_mul_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)415*4882a593Smuzhiyun static unsigned long clk_apb_mul_recalc_rate(struct clk_hw *hw,
416*4882a593Smuzhiyun 					     unsigned long parent_rate)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	struct clk_apb_mul *am = to_clk_apb_mul(hw);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	if (readl(base + STM32F4_RCC_CFGR) & BIT(am->bit_idx))
421*4882a593Smuzhiyun 		return parent_rate * 2;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	return parent_rate;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
clk_apb_mul_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)426*4882a593Smuzhiyun static long clk_apb_mul_round_rate(struct clk_hw *hw, unsigned long rate,
427*4882a593Smuzhiyun 				   unsigned long *prate)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun 	struct clk_apb_mul *am = to_clk_apb_mul(hw);
430*4882a593Smuzhiyun 	unsigned long mult = 1;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	if (readl(base + STM32F4_RCC_CFGR) & BIT(am->bit_idx))
433*4882a593Smuzhiyun 		mult = 2;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	if (clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT) {
436*4882a593Smuzhiyun 		unsigned long best_parent = rate / mult;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 		*prate = clk_hw_round_rate(clk_hw_get_parent(hw), best_parent);
439*4882a593Smuzhiyun 	}
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	return *prate * mult;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
clk_apb_mul_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)444*4882a593Smuzhiyun static int clk_apb_mul_set_rate(struct clk_hw *hw, unsigned long rate,
445*4882a593Smuzhiyun 				unsigned long parent_rate)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	/*
448*4882a593Smuzhiyun 	 * We must report success but we can do so unconditionally because
449*4882a593Smuzhiyun 	 * clk_apb_mul_round_rate returns values that ensure this call is a
450*4882a593Smuzhiyun 	 * nop.
451*4882a593Smuzhiyun 	 */
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	return 0;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun static const struct clk_ops clk_apb_mul_factor_ops = {
457*4882a593Smuzhiyun 	.round_rate = clk_apb_mul_round_rate,
458*4882a593Smuzhiyun 	.set_rate = clk_apb_mul_set_rate,
459*4882a593Smuzhiyun 	.recalc_rate = clk_apb_mul_recalc_rate,
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun 
clk_register_apb_mul(struct device * dev,const char * name,const char * parent_name,unsigned long flags,u8 bit_idx)462*4882a593Smuzhiyun static struct clk *clk_register_apb_mul(struct device *dev, const char *name,
463*4882a593Smuzhiyun 					const char *parent_name,
464*4882a593Smuzhiyun 					unsigned long flags, u8 bit_idx)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	struct clk_apb_mul *am;
467*4882a593Smuzhiyun 	struct clk_init_data init;
468*4882a593Smuzhiyun 	struct clk *clk;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	am = kzalloc(sizeof(*am), GFP_KERNEL);
471*4882a593Smuzhiyun 	if (!am)
472*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	am->bit_idx = bit_idx;
475*4882a593Smuzhiyun 	am->hw.init = &init;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	init.name = name;
478*4882a593Smuzhiyun 	init.ops = &clk_apb_mul_factor_ops;
479*4882a593Smuzhiyun 	init.flags = flags;
480*4882a593Smuzhiyun 	init.parent_names = &parent_name;
481*4882a593Smuzhiyun 	init.num_parents = 1;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	clk = clk_register(dev, &am->hw);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	if (IS_ERR(clk))
486*4882a593Smuzhiyun 		kfree(am);
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	return clk;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun enum {
492*4882a593Smuzhiyun 	PLL,
493*4882a593Smuzhiyun 	PLL_I2S,
494*4882a593Smuzhiyun 	PLL_SAI,
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun static const struct clk_div_table pll_divp_table[] = {
498*4882a593Smuzhiyun 	{ 0, 2 }, { 1, 4 }, { 2, 6 }, { 3, 8 }, { 0 }
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun static const struct clk_div_table pll_divq_table[] = {
502*4882a593Smuzhiyun 	{ 2, 2 }, { 3, 3 }, { 4, 4 }, { 5, 5 }, { 6, 6 }, { 7, 7 },
503*4882a593Smuzhiyun 	{ 8, 8 }, { 9, 9 }, { 10, 10 }, { 11, 11 }, { 12, 12 }, { 13, 13 },
504*4882a593Smuzhiyun 	{ 14, 14 }, { 15, 15 },
505*4882a593Smuzhiyun 	{ 0 }
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun static const struct clk_div_table pll_divr_table[] = {
509*4882a593Smuzhiyun 	{ 2, 2 }, { 3, 3 }, { 4, 4 }, { 5, 5 }, { 6, 6 }, { 7, 7 }, { 0 }
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun struct stm32f4_pll {
513*4882a593Smuzhiyun 	spinlock_t *lock;
514*4882a593Smuzhiyun 	struct	clk_gate gate;
515*4882a593Smuzhiyun 	u8 offset;
516*4882a593Smuzhiyun 	u8 bit_rdy_idx;
517*4882a593Smuzhiyun 	u8 status;
518*4882a593Smuzhiyun 	u8 n_start;
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun #define to_stm32f4_pll(_gate) container_of(_gate, struct stm32f4_pll, gate)
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun struct stm32f4_pll_post_div_data {
524*4882a593Smuzhiyun 	int idx;
525*4882a593Smuzhiyun 	int pll_idx;
526*4882a593Smuzhiyun 	const char *name;
527*4882a593Smuzhiyun 	const char *parent;
528*4882a593Smuzhiyun 	u8 flag;
529*4882a593Smuzhiyun 	u8 offset;
530*4882a593Smuzhiyun 	u8 shift;
531*4882a593Smuzhiyun 	u8 width;
532*4882a593Smuzhiyun 	u8 flag_div;
533*4882a593Smuzhiyun 	const struct clk_div_table *div_table;
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun struct stm32f4_vco_data {
537*4882a593Smuzhiyun 	const char *vco_name;
538*4882a593Smuzhiyun 	u8 offset;
539*4882a593Smuzhiyun 	u8 bit_idx;
540*4882a593Smuzhiyun 	u8 bit_rdy_idx;
541*4882a593Smuzhiyun };
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun static const struct stm32f4_vco_data  vco_data[] = {
544*4882a593Smuzhiyun 	{ "vco",     STM32F4_RCC_PLLCFGR,    24, 25 },
545*4882a593Smuzhiyun 	{ "vco-i2s", STM32F4_RCC_PLLI2SCFGR, 26, 27 },
546*4882a593Smuzhiyun 	{ "vco-sai", STM32F4_RCC_PLLSAICFGR, 28, 29 },
547*4882a593Smuzhiyun };
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun static const struct clk_div_table post_divr_table[] = {
551*4882a593Smuzhiyun 	{ 0, 2 }, { 1, 4 }, { 2, 8 }, { 3, 16 }, { 0 }
552*4882a593Smuzhiyun };
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun #define MAX_POST_DIV 3
555*4882a593Smuzhiyun static const struct stm32f4_pll_post_div_data  post_div_data[MAX_POST_DIV] = {
556*4882a593Smuzhiyun 	{ CLK_I2SQ_PDIV, PLL_VCO_I2S, "plli2s-q-div", "plli2s-q",
557*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT, STM32F4_RCC_DCKCFGR, 0, 5, 0, NULL},
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	{ CLK_SAIQ_PDIV, PLL_VCO_SAI, "pllsai-q-div", "pllsai-q",
560*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT, STM32F4_RCC_DCKCFGR, 8, 5, 0, NULL },
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	{ NO_IDX, PLL_VCO_SAI, "pllsai-r-div", "pllsai-r", CLK_SET_RATE_PARENT,
563*4882a593Smuzhiyun 		STM32F4_RCC_DCKCFGR, 16, 2, 0, post_divr_table },
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun struct stm32f4_div_data {
567*4882a593Smuzhiyun 	u8 shift;
568*4882a593Smuzhiyun 	u8 width;
569*4882a593Smuzhiyun 	u8 flag_div;
570*4882a593Smuzhiyun 	const struct clk_div_table *div_table;
571*4882a593Smuzhiyun };
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun #define MAX_PLL_DIV 3
574*4882a593Smuzhiyun static const struct stm32f4_div_data  div_data[MAX_PLL_DIV] = {
575*4882a593Smuzhiyun 	{ 16, 2, 0, pll_divp_table },
576*4882a593Smuzhiyun 	{ 24, 4, 0, pll_divq_table },
577*4882a593Smuzhiyun 	{ 28, 3, 0, pll_divr_table },
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun struct stm32f4_pll_data {
581*4882a593Smuzhiyun 	u8 pll_num;
582*4882a593Smuzhiyun 	u8 n_start;
583*4882a593Smuzhiyun 	const char *div_name[MAX_PLL_DIV];
584*4882a593Smuzhiyun };
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun static const struct stm32f4_pll_data stm32f429_pll[MAX_PLL_DIV] = {
587*4882a593Smuzhiyun 	{ PLL,	   192, { "pll", "pll48",    NULL	} },
588*4882a593Smuzhiyun 	{ PLL_I2S, 192, { NULL,  "plli2s-q", "plli2s-r" } },
589*4882a593Smuzhiyun 	{ PLL_SAI,  49, { NULL,  "pllsai-q", "pllsai-r" } },
590*4882a593Smuzhiyun };
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun static const struct stm32f4_pll_data stm32f469_pll[MAX_PLL_DIV] = {
593*4882a593Smuzhiyun 	{ PLL,	   50, { "pll",	     "pll-q",    "pll-r"    } },
594*4882a593Smuzhiyun 	{ PLL_I2S, 50, { "plli2s-p", "plli2s-q", "plli2s-r" } },
595*4882a593Smuzhiyun 	{ PLL_SAI, 50, { "pllsai-p", "pllsai-q", "pllsai-r" } },
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun 
stm32f4_pll_is_enabled(struct clk_hw * hw)598*4882a593Smuzhiyun static int stm32f4_pll_is_enabled(struct clk_hw *hw)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	return clk_gate_ops.is_enabled(hw);
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun #define PLL_TIMEOUT 10000
604*4882a593Smuzhiyun 
stm32f4_pll_enable(struct clk_hw * hw)605*4882a593Smuzhiyun static int stm32f4_pll_enable(struct clk_hw *hw)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	struct clk_gate *gate = to_clk_gate(hw);
608*4882a593Smuzhiyun 	struct stm32f4_pll *pll = to_stm32f4_pll(gate);
609*4882a593Smuzhiyun 	int bit_status;
610*4882a593Smuzhiyun 	unsigned int timeout = PLL_TIMEOUT;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	if (clk_gate_ops.is_enabled(hw))
613*4882a593Smuzhiyun 		return 0;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	clk_gate_ops.enable(hw);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	do {
618*4882a593Smuzhiyun 		bit_status = !(readl(gate->reg) & BIT(pll->bit_rdy_idx));
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	} while (bit_status && --timeout);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	return bit_status;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun 
stm32f4_pll_disable(struct clk_hw * hw)625*4882a593Smuzhiyun static void stm32f4_pll_disable(struct clk_hw *hw)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun 	clk_gate_ops.disable(hw);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun 
stm32f4_pll_recalc(struct clk_hw * hw,unsigned long parent_rate)630*4882a593Smuzhiyun static unsigned long stm32f4_pll_recalc(struct clk_hw *hw,
631*4882a593Smuzhiyun 		unsigned long parent_rate)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun 	struct clk_gate *gate = to_clk_gate(hw);
634*4882a593Smuzhiyun 	struct stm32f4_pll *pll = to_stm32f4_pll(gate);
635*4882a593Smuzhiyun 	unsigned long n;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	n = (readl(base + pll->offset) >> 6) & 0x1ff;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	return parent_rate * n;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun 
stm32f4_pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)642*4882a593Smuzhiyun static long stm32f4_pll_round_rate(struct clk_hw *hw, unsigned long rate,
643*4882a593Smuzhiyun 		unsigned long *prate)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun 	struct clk_gate *gate = to_clk_gate(hw);
646*4882a593Smuzhiyun 	struct stm32f4_pll *pll = to_stm32f4_pll(gate);
647*4882a593Smuzhiyun 	unsigned long n;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	n = rate / *prate;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	if (n < pll->n_start)
652*4882a593Smuzhiyun 		n = pll->n_start;
653*4882a593Smuzhiyun 	else if (n > 432)
654*4882a593Smuzhiyun 		n = 432;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	return *prate * n;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun 
stm32f4_pll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)659*4882a593Smuzhiyun static int stm32f4_pll_set_rate(struct clk_hw *hw, unsigned long rate,
660*4882a593Smuzhiyun 				unsigned long parent_rate)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun 	struct clk_gate *gate = to_clk_gate(hw);
663*4882a593Smuzhiyun 	struct stm32f4_pll *pll = to_stm32f4_pll(gate);
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	unsigned long n;
666*4882a593Smuzhiyun 	unsigned long val;
667*4882a593Smuzhiyun 	int pll_state;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	pll_state = stm32f4_pll_is_enabled(hw);
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	if (pll_state)
672*4882a593Smuzhiyun 		stm32f4_pll_disable(hw);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	n = rate  / parent_rate;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	val = readl(base + pll->offset) & ~(0x1ff << 6);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	writel(val | ((n & 0x1ff) <<  6), base + pll->offset);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	if (pll_state)
681*4882a593Smuzhiyun 		stm32f4_pll_enable(hw);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	return 0;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun static const struct clk_ops stm32f4_pll_gate_ops = {
687*4882a593Smuzhiyun 	.enable		= stm32f4_pll_enable,
688*4882a593Smuzhiyun 	.disable	= stm32f4_pll_disable,
689*4882a593Smuzhiyun 	.is_enabled	= stm32f4_pll_is_enabled,
690*4882a593Smuzhiyun 	.recalc_rate	= stm32f4_pll_recalc,
691*4882a593Smuzhiyun 	.round_rate	= stm32f4_pll_round_rate,
692*4882a593Smuzhiyun 	.set_rate	= stm32f4_pll_set_rate,
693*4882a593Smuzhiyun };
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun struct stm32f4_pll_div {
696*4882a593Smuzhiyun 	struct clk_divider div;
697*4882a593Smuzhiyun 	struct clk_hw *hw_pll;
698*4882a593Smuzhiyun };
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun #define to_pll_div_clk(_div) container_of(_div, struct stm32f4_pll_div, div)
701*4882a593Smuzhiyun 
stm32f4_pll_div_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)702*4882a593Smuzhiyun static unsigned long stm32f4_pll_div_recalc_rate(struct clk_hw *hw,
703*4882a593Smuzhiyun 		unsigned long parent_rate)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun 	return clk_divider_ops.recalc_rate(hw, parent_rate);
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun 
stm32f4_pll_div_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)708*4882a593Smuzhiyun static long stm32f4_pll_div_round_rate(struct clk_hw *hw, unsigned long rate,
709*4882a593Smuzhiyun 				unsigned long *prate)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun 	return clk_divider_ops.round_rate(hw, rate, prate);
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun 
stm32f4_pll_div_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)714*4882a593Smuzhiyun static int stm32f4_pll_div_set_rate(struct clk_hw *hw, unsigned long rate,
715*4882a593Smuzhiyun 				unsigned long parent_rate)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun 	int pll_state, ret;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	struct clk_divider *div = to_clk_divider(hw);
720*4882a593Smuzhiyun 	struct stm32f4_pll_div *pll_div = to_pll_div_clk(div);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	pll_state = stm32f4_pll_is_enabled(pll_div->hw_pll);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	if (pll_state)
725*4882a593Smuzhiyun 		stm32f4_pll_disable(pll_div->hw_pll);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	ret = clk_divider_ops.set_rate(hw, rate, parent_rate);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	if (pll_state)
730*4882a593Smuzhiyun 		stm32f4_pll_enable(pll_div->hw_pll);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	return ret;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun static const struct clk_ops stm32f4_pll_div_ops = {
736*4882a593Smuzhiyun 	.recalc_rate = stm32f4_pll_div_recalc_rate,
737*4882a593Smuzhiyun 	.round_rate = stm32f4_pll_div_round_rate,
738*4882a593Smuzhiyun 	.set_rate = stm32f4_pll_div_set_rate,
739*4882a593Smuzhiyun };
740*4882a593Smuzhiyun 
clk_register_pll_div(const char * name,const char * parent_name,unsigned long flags,void __iomem * reg,u8 shift,u8 width,u8 clk_divider_flags,const struct clk_div_table * table,struct clk_hw * pll_hw,spinlock_t * lock)741*4882a593Smuzhiyun static struct clk_hw *clk_register_pll_div(const char *name,
742*4882a593Smuzhiyun 		const char *parent_name, unsigned long flags,
743*4882a593Smuzhiyun 		void __iomem *reg, u8 shift, u8 width,
744*4882a593Smuzhiyun 		u8 clk_divider_flags, const struct clk_div_table *table,
745*4882a593Smuzhiyun 		struct clk_hw *pll_hw, spinlock_t *lock)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun 	struct stm32f4_pll_div *pll_div;
748*4882a593Smuzhiyun 	struct clk_hw *hw;
749*4882a593Smuzhiyun 	struct clk_init_data init;
750*4882a593Smuzhiyun 	int ret;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	/* allocate the divider */
753*4882a593Smuzhiyun 	pll_div = kzalloc(sizeof(*pll_div), GFP_KERNEL);
754*4882a593Smuzhiyun 	if (!pll_div)
755*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	init.name = name;
758*4882a593Smuzhiyun 	init.ops = &stm32f4_pll_div_ops;
759*4882a593Smuzhiyun 	init.flags = flags;
760*4882a593Smuzhiyun 	init.parent_names = (parent_name ? &parent_name : NULL);
761*4882a593Smuzhiyun 	init.num_parents = (parent_name ? 1 : 0);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	/* struct clk_divider assignments */
764*4882a593Smuzhiyun 	pll_div->div.reg = reg;
765*4882a593Smuzhiyun 	pll_div->div.shift = shift;
766*4882a593Smuzhiyun 	pll_div->div.width = width;
767*4882a593Smuzhiyun 	pll_div->div.flags = clk_divider_flags;
768*4882a593Smuzhiyun 	pll_div->div.lock = lock;
769*4882a593Smuzhiyun 	pll_div->div.table = table;
770*4882a593Smuzhiyun 	pll_div->div.hw.init = &init;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	pll_div->hw_pll = pll_hw;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	/* register the clock */
775*4882a593Smuzhiyun 	hw = &pll_div->div.hw;
776*4882a593Smuzhiyun 	ret = clk_hw_register(NULL, hw);
777*4882a593Smuzhiyun 	if (ret) {
778*4882a593Smuzhiyun 		kfree(pll_div);
779*4882a593Smuzhiyun 		hw = ERR_PTR(ret);
780*4882a593Smuzhiyun 	}
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	return hw;
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun 
stm32f4_rcc_register_pll(const char * pllsrc,const struct stm32f4_pll_data * data,spinlock_t * lock)785*4882a593Smuzhiyun static struct clk_hw *stm32f4_rcc_register_pll(const char *pllsrc,
786*4882a593Smuzhiyun 		const struct stm32f4_pll_data *data,  spinlock_t *lock)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun 	struct stm32f4_pll *pll;
789*4882a593Smuzhiyun 	struct clk_init_data init = { NULL };
790*4882a593Smuzhiyun 	void __iomem *reg;
791*4882a593Smuzhiyun 	struct clk_hw *pll_hw;
792*4882a593Smuzhiyun 	int ret;
793*4882a593Smuzhiyun 	int i;
794*4882a593Smuzhiyun 	const struct stm32f4_vco_data *vco;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	pll = kzalloc(sizeof(*pll), GFP_KERNEL);
798*4882a593Smuzhiyun 	if (!pll)
799*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	vco = &vco_data[data->pll_num];
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	init.name = vco->vco_name;
804*4882a593Smuzhiyun 	init.ops = &stm32f4_pll_gate_ops;
805*4882a593Smuzhiyun 	init.flags = CLK_SET_RATE_GATE;
806*4882a593Smuzhiyun 	init.parent_names = &pllsrc;
807*4882a593Smuzhiyun 	init.num_parents = 1;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	pll->gate.lock = lock;
810*4882a593Smuzhiyun 	pll->gate.reg = base + STM32F4_RCC_CR;
811*4882a593Smuzhiyun 	pll->gate.bit_idx = vco->bit_idx;
812*4882a593Smuzhiyun 	pll->gate.hw.init = &init;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	pll->offset = vco->offset;
815*4882a593Smuzhiyun 	pll->n_start = data->n_start;
816*4882a593Smuzhiyun 	pll->bit_rdy_idx = vco->bit_rdy_idx;
817*4882a593Smuzhiyun 	pll->status = (readl(base + STM32F4_RCC_CR) >> vco->bit_idx) & 0x1;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	reg = base + pll->offset;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	pll_hw = &pll->gate.hw;
822*4882a593Smuzhiyun 	ret = clk_hw_register(NULL, pll_hw);
823*4882a593Smuzhiyun 	if (ret) {
824*4882a593Smuzhiyun 		kfree(pll);
825*4882a593Smuzhiyun 		return ERR_PTR(ret);
826*4882a593Smuzhiyun 	}
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	for (i = 0; i < MAX_PLL_DIV; i++)
829*4882a593Smuzhiyun 		if (data->div_name[i])
830*4882a593Smuzhiyun 			clk_register_pll_div(data->div_name[i],
831*4882a593Smuzhiyun 					vco->vco_name,
832*4882a593Smuzhiyun 					0,
833*4882a593Smuzhiyun 					reg,
834*4882a593Smuzhiyun 					div_data[i].shift,
835*4882a593Smuzhiyun 					div_data[i].width,
836*4882a593Smuzhiyun 					div_data[i].flag_div,
837*4882a593Smuzhiyun 					div_data[i].div_table,
838*4882a593Smuzhiyun 					pll_hw,
839*4882a593Smuzhiyun 					lock);
840*4882a593Smuzhiyun 	return pll_hw;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun /*
844*4882a593Smuzhiyun  * Converts the primary and secondary indices (as they appear in DT) to an
845*4882a593Smuzhiyun  * offset into our struct clock array.
846*4882a593Smuzhiyun  */
stm32f4_rcc_lookup_clk_idx(u8 primary,u8 secondary)847*4882a593Smuzhiyun static int stm32f4_rcc_lookup_clk_idx(u8 primary, u8 secondary)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun 	u64 table[MAX_GATE_MAP];
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	if (primary == 1) {
852*4882a593Smuzhiyun 		if (WARN_ON(secondary >= stm32fx_end_primary_clk))
853*4882a593Smuzhiyun 			return -EINVAL;
854*4882a593Smuzhiyun 		return secondary;
855*4882a593Smuzhiyun 	}
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	memcpy(table, stm32f4_gate_map, sizeof(table));
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	/* only bits set in table can be used as indices */
860*4882a593Smuzhiyun 	if (WARN_ON(secondary >= BITS_PER_BYTE * sizeof(table) ||
861*4882a593Smuzhiyun 		    0 == (table[BIT_ULL_WORD(secondary)] &
862*4882a593Smuzhiyun 			  BIT_ULL_MASK(secondary))))
863*4882a593Smuzhiyun 		return -EINVAL;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	/* mask out bits above our current index */
866*4882a593Smuzhiyun 	table[BIT_ULL_WORD(secondary)] &=
867*4882a593Smuzhiyun 	    GENMASK_ULL(secondary % BITS_PER_LONG_LONG, 0);
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	return stm32fx_end_primary_clk - 1 + hweight64(table[0]) +
870*4882a593Smuzhiyun 	       (BIT_ULL_WORD(secondary) >= 1 ? hweight64(table[1]) : 0) +
871*4882a593Smuzhiyun 	       (BIT_ULL_WORD(secondary) >= 2 ? hweight64(table[2]) : 0);
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun static struct clk_hw *
stm32f4_rcc_lookup_clk(struct of_phandle_args * clkspec,void * data)875*4882a593Smuzhiyun stm32f4_rcc_lookup_clk(struct of_phandle_args *clkspec, void *data)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun 	int i = stm32f4_rcc_lookup_clk_idx(clkspec->args[0], clkspec->args[1]);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	if (i < 0)
880*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	return clks[i];
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun #define to_rgclk(_rgate) container_of(_rgate, struct stm32_rgate, gate)
886*4882a593Smuzhiyun 
disable_power_domain_write_protection(void)887*4882a593Smuzhiyun static inline void disable_power_domain_write_protection(void)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun 	if (pdrm)
890*4882a593Smuzhiyun 		regmap_update_bits(pdrm, 0x00, (1 << 8), (1 << 8));
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun 
enable_power_domain_write_protection(void)893*4882a593Smuzhiyun static inline void enable_power_domain_write_protection(void)
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun 	if (pdrm)
896*4882a593Smuzhiyun 		regmap_update_bits(pdrm, 0x00, (1 << 8), (0 << 8));
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun 
sofware_reset_backup_domain(void)899*4882a593Smuzhiyun static inline void sofware_reset_backup_domain(void)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun 	unsigned long val;
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	val = readl(base + STM32F4_RCC_BDCR);
904*4882a593Smuzhiyun 	writel(val | BIT(16), base + STM32F4_RCC_BDCR);
905*4882a593Smuzhiyun 	writel(val & ~BIT(16), base + STM32F4_RCC_BDCR);
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun struct stm32_rgate {
909*4882a593Smuzhiyun 	struct	clk_gate gate;
910*4882a593Smuzhiyun 	u8	bit_rdy_idx;
911*4882a593Smuzhiyun };
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun #define RGATE_TIMEOUT 50000
914*4882a593Smuzhiyun 
rgclk_enable(struct clk_hw * hw)915*4882a593Smuzhiyun static int rgclk_enable(struct clk_hw *hw)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun 	struct clk_gate *gate = to_clk_gate(hw);
918*4882a593Smuzhiyun 	struct stm32_rgate *rgate = to_rgclk(gate);
919*4882a593Smuzhiyun 	int bit_status;
920*4882a593Smuzhiyun 	unsigned int timeout = RGATE_TIMEOUT;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	if (clk_gate_ops.is_enabled(hw))
923*4882a593Smuzhiyun 		return 0;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	disable_power_domain_write_protection();
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	clk_gate_ops.enable(hw);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	do {
930*4882a593Smuzhiyun 		bit_status = !(readl(gate->reg) & BIT(rgate->bit_rdy_idx));
931*4882a593Smuzhiyun 		if (bit_status)
932*4882a593Smuzhiyun 			udelay(100);
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	} while (bit_status && --timeout);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	enable_power_domain_write_protection();
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	return bit_status;
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun 
rgclk_disable(struct clk_hw * hw)941*4882a593Smuzhiyun static void rgclk_disable(struct clk_hw *hw)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun 	clk_gate_ops.disable(hw);
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun 
rgclk_is_enabled(struct clk_hw * hw)946*4882a593Smuzhiyun static int rgclk_is_enabled(struct clk_hw *hw)
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun 	return clk_gate_ops.is_enabled(hw);
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun static const struct clk_ops rgclk_ops = {
952*4882a593Smuzhiyun 	.enable = rgclk_enable,
953*4882a593Smuzhiyun 	.disable = rgclk_disable,
954*4882a593Smuzhiyun 	.is_enabled = rgclk_is_enabled,
955*4882a593Smuzhiyun };
956*4882a593Smuzhiyun 
clk_register_rgate(struct device * dev,const char * name,const char * parent_name,unsigned long flags,void __iomem * reg,u8 bit_idx,u8 bit_rdy_idx,u8 clk_gate_flags,spinlock_t * lock)957*4882a593Smuzhiyun static struct clk_hw *clk_register_rgate(struct device *dev, const char *name,
958*4882a593Smuzhiyun 		const char *parent_name, unsigned long flags,
959*4882a593Smuzhiyun 		void __iomem *reg, u8 bit_idx, u8 bit_rdy_idx,
960*4882a593Smuzhiyun 		u8 clk_gate_flags, spinlock_t *lock)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun 	struct stm32_rgate *rgate;
963*4882a593Smuzhiyun 	struct clk_init_data init = { NULL };
964*4882a593Smuzhiyun 	struct clk_hw *hw;
965*4882a593Smuzhiyun 	int ret;
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	rgate = kzalloc(sizeof(*rgate), GFP_KERNEL);
968*4882a593Smuzhiyun 	if (!rgate)
969*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	init.name = name;
972*4882a593Smuzhiyun 	init.ops = &rgclk_ops;
973*4882a593Smuzhiyun 	init.flags = flags;
974*4882a593Smuzhiyun 	init.parent_names = &parent_name;
975*4882a593Smuzhiyun 	init.num_parents = 1;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	rgate->bit_rdy_idx = bit_rdy_idx;
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	rgate->gate.lock = lock;
980*4882a593Smuzhiyun 	rgate->gate.reg = reg;
981*4882a593Smuzhiyun 	rgate->gate.bit_idx = bit_idx;
982*4882a593Smuzhiyun 	rgate->gate.hw.init = &init;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	hw = &rgate->gate.hw;
985*4882a593Smuzhiyun 	ret = clk_hw_register(dev, hw);
986*4882a593Smuzhiyun 	if (ret) {
987*4882a593Smuzhiyun 		kfree(rgate);
988*4882a593Smuzhiyun 		hw = ERR_PTR(ret);
989*4882a593Smuzhiyun 	}
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	return hw;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun 
cclk_gate_enable(struct clk_hw * hw)994*4882a593Smuzhiyun static int cclk_gate_enable(struct clk_hw *hw)
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun 	int ret;
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	disable_power_domain_write_protection();
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	ret = clk_gate_ops.enable(hw);
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	enable_power_domain_write_protection();
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	return ret;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun 
cclk_gate_disable(struct clk_hw * hw)1007*4882a593Smuzhiyun static void cclk_gate_disable(struct clk_hw *hw)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun 	disable_power_domain_write_protection();
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	clk_gate_ops.disable(hw);
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	enable_power_domain_write_protection();
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun 
cclk_gate_is_enabled(struct clk_hw * hw)1016*4882a593Smuzhiyun static int cclk_gate_is_enabled(struct clk_hw *hw)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun 	return clk_gate_ops.is_enabled(hw);
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun static const struct clk_ops cclk_gate_ops = {
1022*4882a593Smuzhiyun 	.enable		= cclk_gate_enable,
1023*4882a593Smuzhiyun 	.disable	= cclk_gate_disable,
1024*4882a593Smuzhiyun 	.is_enabled	= cclk_gate_is_enabled,
1025*4882a593Smuzhiyun };
1026*4882a593Smuzhiyun 
cclk_mux_get_parent(struct clk_hw * hw)1027*4882a593Smuzhiyun static u8 cclk_mux_get_parent(struct clk_hw *hw)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun 	return clk_mux_ops.get_parent(hw);
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun 
cclk_mux_set_parent(struct clk_hw * hw,u8 index)1032*4882a593Smuzhiyun static int cclk_mux_set_parent(struct clk_hw *hw, u8 index)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun 	int ret;
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	disable_power_domain_write_protection();
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	sofware_reset_backup_domain();
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	ret = clk_mux_ops.set_parent(hw, index);
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	enable_power_domain_write_protection();
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	return ret;
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun static const struct clk_ops cclk_mux_ops = {
1048*4882a593Smuzhiyun 	.get_parent = cclk_mux_get_parent,
1049*4882a593Smuzhiyun 	.set_parent = cclk_mux_set_parent,
1050*4882a593Smuzhiyun };
1051*4882a593Smuzhiyun 
stm32_register_cclk(struct device * dev,const char * name,const char * const * parent_names,int num_parents,void __iomem * reg,u8 bit_idx,u8 shift,unsigned long flags,spinlock_t * lock)1052*4882a593Smuzhiyun static struct clk_hw *stm32_register_cclk(struct device *dev, const char *name,
1053*4882a593Smuzhiyun 		const char * const *parent_names, int num_parents,
1054*4882a593Smuzhiyun 		void __iomem *reg, u8 bit_idx, u8 shift, unsigned long flags,
1055*4882a593Smuzhiyun 		spinlock_t *lock)
1056*4882a593Smuzhiyun {
1057*4882a593Smuzhiyun 	struct clk_hw *hw;
1058*4882a593Smuzhiyun 	struct clk_gate *gate;
1059*4882a593Smuzhiyun 	struct clk_mux *mux;
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	gate = kzalloc(sizeof(*gate), GFP_KERNEL);
1062*4882a593Smuzhiyun 	if (!gate) {
1063*4882a593Smuzhiyun 		hw = ERR_PTR(-EINVAL);
1064*4882a593Smuzhiyun 		goto fail;
1065*4882a593Smuzhiyun 	}
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	mux = kzalloc(sizeof(*mux), GFP_KERNEL);
1068*4882a593Smuzhiyun 	if (!mux) {
1069*4882a593Smuzhiyun 		kfree(gate);
1070*4882a593Smuzhiyun 		hw = ERR_PTR(-EINVAL);
1071*4882a593Smuzhiyun 		goto fail;
1072*4882a593Smuzhiyun 	}
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	gate->reg = reg;
1075*4882a593Smuzhiyun 	gate->bit_idx = bit_idx;
1076*4882a593Smuzhiyun 	gate->flags = 0;
1077*4882a593Smuzhiyun 	gate->lock = lock;
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	mux->reg = reg;
1080*4882a593Smuzhiyun 	mux->shift = shift;
1081*4882a593Smuzhiyun 	mux->mask = 3;
1082*4882a593Smuzhiyun 	mux->flags = 0;
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	hw = clk_hw_register_composite(dev, name, parent_names, num_parents,
1085*4882a593Smuzhiyun 			&mux->hw, &cclk_mux_ops,
1086*4882a593Smuzhiyun 			NULL, NULL,
1087*4882a593Smuzhiyun 			&gate->hw, &cclk_gate_ops,
1088*4882a593Smuzhiyun 			flags);
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	if (IS_ERR(hw)) {
1091*4882a593Smuzhiyun 		kfree(gate);
1092*4882a593Smuzhiyun 		kfree(mux);
1093*4882a593Smuzhiyun 	}
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun fail:
1096*4882a593Smuzhiyun 	return hw;
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun static const char *sys_parents[] __initdata =   { "hsi", NULL, "pll" };
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun static const struct clk_div_table ahb_div_table[] = {
1102*4882a593Smuzhiyun 	{ 0x0,   1 }, { 0x1,   1 }, { 0x2,   1 }, { 0x3,   1 },
1103*4882a593Smuzhiyun 	{ 0x4,   1 }, { 0x5,   1 }, { 0x6,   1 }, { 0x7,   1 },
1104*4882a593Smuzhiyun 	{ 0x8,   2 }, { 0x9,   4 }, { 0xa,   8 }, { 0xb,  16 },
1105*4882a593Smuzhiyun 	{ 0xc,  64 }, { 0xd, 128 }, { 0xe, 256 }, { 0xf, 512 },
1106*4882a593Smuzhiyun 	{ 0 },
1107*4882a593Smuzhiyun };
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun static const struct clk_div_table apb_div_table[] = {
1110*4882a593Smuzhiyun 	{ 0,  1 }, { 0,  1 }, { 0,  1 }, { 0,  1 },
1111*4882a593Smuzhiyun 	{ 4,  2 }, { 5,  4 }, { 6,  8 }, { 7, 16 },
1112*4882a593Smuzhiyun 	{ 0 },
1113*4882a593Smuzhiyun };
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun static const char *rtc_parents[4] = {
1116*4882a593Smuzhiyun 	"no-clock", "lse", "lsi", "hse-rtc"
1117*4882a593Smuzhiyun };
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun static const char *pll_src = "pll-src";
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun static const char *pllsrc_parent[2] = { "hsi", NULL };
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun static const char *dsi_parent[2] = { NULL, "pll-r" };
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun static const char *lcd_parent[1] = { "pllsai-r-div" };
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun static const char *i2s_parents[2] = { "plli2s-r", NULL };
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun static const char *sai_parents[4] = { "pllsai-q-div", "plli2s-q-div", NULL,
1130*4882a593Smuzhiyun 	"no-clock" };
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun static const char *pll48_parents[2] = { "pll-q", "pllsai-p" };
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun static const char *sdmux_parents[2] = { "pll48", "sys" };
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun static const char *hdmi_parents[2] = { "lse", "hsi_div488" };
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun static const char *spdif_parent[1] = { "plli2s-p" };
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun static const char *lptim_parent[4] = { "apb1_mul", "lsi", "hsi", "lse" };
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun static const char *uart_parents1[4] = { "apb2_div", "sys", "hsi", "lse" };
1143*4882a593Smuzhiyun static const char *uart_parents2[4] = { "apb1_div", "sys", "hsi", "lse" };
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun static const char *i2c_parents[4] = { "apb1_div", "sys", "hsi", "no-clock" };
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun static const char * const dfsdm1_src[] = { "apb2_div", "sys" };
1148*4882a593Smuzhiyun static const char * const adsfdm1_parent[] = { "sai1_clk", "sai2_clk" };
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun struct stm32_aux_clk {
1151*4882a593Smuzhiyun 	int idx;
1152*4882a593Smuzhiyun 	const char *name;
1153*4882a593Smuzhiyun 	const char * const *parent_names;
1154*4882a593Smuzhiyun 	int num_parents;
1155*4882a593Smuzhiyun 	int offset_mux;
1156*4882a593Smuzhiyun 	u8 shift;
1157*4882a593Smuzhiyun 	u8 mask;
1158*4882a593Smuzhiyun 	int offset_gate;
1159*4882a593Smuzhiyun 	u8 bit_idx;
1160*4882a593Smuzhiyun 	unsigned long flags;
1161*4882a593Smuzhiyun };
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun struct stm32f4_clk_data {
1164*4882a593Smuzhiyun 	const struct stm32f4_gate_data *gates_data;
1165*4882a593Smuzhiyun 	const u64 *gates_map;
1166*4882a593Smuzhiyun 	int gates_num;
1167*4882a593Smuzhiyun 	const struct stm32f4_pll_data *pll_data;
1168*4882a593Smuzhiyun 	const struct stm32_aux_clk *aux_clk;
1169*4882a593Smuzhiyun 	int aux_clk_num;
1170*4882a593Smuzhiyun 	int end_primary;
1171*4882a593Smuzhiyun };
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun static const struct stm32_aux_clk stm32f429_aux_clk[] = {
1174*4882a593Smuzhiyun 	{
1175*4882a593Smuzhiyun 		CLK_LCD, "lcd-tft", lcd_parent, ARRAY_SIZE(lcd_parent),
1176*4882a593Smuzhiyun 		NO_MUX, 0, 0,
1177*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 26,
1178*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1179*4882a593Smuzhiyun 	},
1180*4882a593Smuzhiyun 	{
1181*4882a593Smuzhiyun 		CLK_I2S, "i2s", i2s_parents, ARRAY_SIZE(i2s_parents),
1182*4882a593Smuzhiyun 		STM32F4_RCC_CFGR, 23, 1,
1183*4882a593Smuzhiyun 		NO_GATE, 0,
1184*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1185*4882a593Smuzhiyun 	},
1186*4882a593Smuzhiyun 	{
1187*4882a593Smuzhiyun 		CLK_SAI1, "sai1-a", sai_parents, ARRAY_SIZE(sai_parents),
1188*4882a593Smuzhiyun 		STM32F4_RCC_DCKCFGR, 20, 3,
1189*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 22,
1190*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1191*4882a593Smuzhiyun 	},
1192*4882a593Smuzhiyun 	{
1193*4882a593Smuzhiyun 		CLK_SAI2, "sai1-b", sai_parents, ARRAY_SIZE(sai_parents),
1194*4882a593Smuzhiyun 		STM32F4_RCC_DCKCFGR, 22, 3,
1195*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 22,
1196*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1197*4882a593Smuzhiyun 	},
1198*4882a593Smuzhiyun };
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun static const struct stm32_aux_clk stm32f469_aux_clk[] = {
1201*4882a593Smuzhiyun 	{
1202*4882a593Smuzhiyun 		CLK_LCD, "lcd-tft", lcd_parent, ARRAY_SIZE(lcd_parent),
1203*4882a593Smuzhiyun 		NO_MUX, 0, 0,
1204*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 26,
1205*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1206*4882a593Smuzhiyun 	},
1207*4882a593Smuzhiyun 	{
1208*4882a593Smuzhiyun 		CLK_I2S, "i2s", i2s_parents, ARRAY_SIZE(i2s_parents),
1209*4882a593Smuzhiyun 		STM32F4_RCC_CFGR, 23, 1,
1210*4882a593Smuzhiyun 		NO_GATE, 0,
1211*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1212*4882a593Smuzhiyun 	},
1213*4882a593Smuzhiyun 	{
1214*4882a593Smuzhiyun 		CLK_SAI1, "sai1-a", sai_parents, ARRAY_SIZE(sai_parents),
1215*4882a593Smuzhiyun 		STM32F4_RCC_DCKCFGR, 20, 3,
1216*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 22,
1217*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1218*4882a593Smuzhiyun 	},
1219*4882a593Smuzhiyun 	{
1220*4882a593Smuzhiyun 		CLK_SAI2, "sai1-b", sai_parents, ARRAY_SIZE(sai_parents),
1221*4882a593Smuzhiyun 		STM32F4_RCC_DCKCFGR, 22, 3,
1222*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 22,
1223*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1224*4882a593Smuzhiyun 	},
1225*4882a593Smuzhiyun 	{
1226*4882a593Smuzhiyun 		NO_IDX, "pll48", pll48_parents, ARRAY_SIZE(pll48_parents),
1227*4882a593Smuzhiyun 		STM32F4_RCC_DCKCFGR, 27, 1,
1228*4882a593Smuzhiyun 		NO_GATE, 0,
1229*4882a593Smuzhiyun 		0
1230*4882a593Smuzhiyun 	},
1231*4882a593Smuzhiyun 	{
1232*4882a593Smuzhiyun 		NO_IDX, "sdmux", sdmux_parents, ARRAY_SIZE(sdmux_parents),
1233*4882a593Smuzhiyun 		STM32F4_RCC_DCKCFGR, 28, 1,
1234*4882a593Smuzhiyun 		NO_GATE, 0,
1235*4882a593Smuzhiyun 		0
1236*4882a593Smuzhiyun 	},
1237*4882a593Smuzhiyun 	{
1238*4882a593Smuzhiyun 		CLK_F469_DSI, "dsi", dsi_parent, ARRAY_SIZE(dsi_parent),
1239*4882a593Smuzhiyun 		STM32F4_RCC_DCKCFGR, 29, 1,
1240*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 27,
1241*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT
1242*4882a593Smuzhiyun 	},
1243*4882a593Smuzhiyun };
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun static const struct stm32_aux_clk stm32f746_aux_clk[] = {
1246*4882a593Smuzhiyun 	{
1247*4882a593Smuzhiyun 		CLK_LCD, "lcd-tft", lcd_parent, ARRAY_SIZE(lcd_parent),
1248*4882a593Smuzhiyun 		NO_MUX, 0, 0,
1249*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 26,
1250*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1251*4882a593Smuzhiyun 	},
1252*4882a593Smuzhiyun 	{
1253*4882a593Smuzhiyun 		CLK_I2S, "i2s", i2s_parents, ARRAY_SIZE(i2s_parents),
1254*4882a593Smuzhiyun 		STM32F4_RCC_CFGR, 23, 1,
1255*4882a593Smuzhiyun 		NO_GATE, 0,
1256*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1257*4882a593Smuzhiyun 	},
1258*4882a593Smuzhiyun 	{
1259*4882a593Smuzhiyun 		CLK_SAI1, "sai1_clk", sai_parents, ARRAY_SIZE(sai_parents),
1260*4882a593Smuzhiyun 		STM32F4_RCC_DCKCFGR, 20, 3,
1261*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 22,
1262*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1263*4882a593Smuzhiyun 	},
1264*4882a593Smuzhiyun 	{
1265*4882a593Smuzhiyun 		CLK_SAI2, "sai2_clk", sai_parents, ARRAY_SIZE(sai_parents),
1266*4882a593Smuzhiyun 		STM32F4_RCC_DCKCFGR, 22, 3,
1267*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 23,
1268*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1269*4882a593Smuzhiyun 	},
1270*4882a593Smuzhiyun 	{
1271*4882a593Smuzhiyun 		NO_IDX, "pll48", pll48_parents, ARRAY_SIZE(pll48_parents),
1272*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 27, 1,
1273*4882a593Smuzhiyun 		NO_GATE, 0,
1274*4882a593Smuzhiyun 		0
1275*4882a593Smuzhiyun 	},
1276*4882a593Smuzhiyun 	{
1277*4882a593Smuzhiyun 		NO_IDX, "sdmux", sdmux_parents, ARRAY_SIZE(sdmux_parents),
1278*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 28, 1,
1279*4882a593Smuzhiyun 		NO_GATE, 0,
1280*4882a593Smuzhiyun 		0
1281*4882a593Smuzhiyun 	},
1282*4882a593Smuzhiyun 	{
1283*4882a593Smuzhiyun 		CLK_HDMI_CEC, "hdmi-cec",
1284*4882a593Smuzhiyun 		hdmi_parents, ARRAY_SIZE(hdmi_parents),
1285*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 26, 1,
1286*4882a593Smuzhiyun 		NO_GATE, 0,
1287*4882a593Smuzhiyun 		0
1288*4882a593Smuzhiyun 	},
1289*4882a593Smuzhiyun 	{
1290*4882a593Smuzhiyun 		CLK_SPDIF, "spdif-rx",
1291*4882a593Smuzhiyun 		spdif_parent, ARRAY_SIZE(spdif_parent),
1292*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 22, 3,
1293*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 23,
1294*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1295*4882a593Smuzhiyun 	},
1296*4882a593Smuzhiyun 	{
1297*4882a593Smuzhiyun 		CLK_USART1, "usart1",
1298*4882a593Smuzhiyun 		uart_parents1, ARRAY_SIZE(uart_parents1),
1299*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 0, 3,
1300*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 4,
1301*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1302*4882a593Smuzhiyun 	},
1303*4882a593Smuzhiyun 	{
1304*4882a593Smuzhiyun 		CLK_USART2, "usart2",
1305*4882a593Smuzhiyun 		uart_parents2, ARRAY_SIZE(uart_parents1),
1306*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 2, 3,
1307*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 17,
1308*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1309*4882a593Smuzhiyun 	},
1310*4882a593Smuzhiyun 	{
1311*4882a593Smuzhiyun 		CLK_USART3, "usart3",
1312*4882a593Smuzhiyun 		uart_parents2, ARRAY_SIZE(uart_parents1),
1313*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 4, 3,
1314*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 18,
1315*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1316*4882a593Smuzhiyun 	},
1317*4882a593Smuzhiyun 	{
1318*4882a593Smuzhiyun 		CLK_UART4, "uart4",
1319*4882a593Smuzhiyun 		uart_parents2, ARRAY_SIZE(uart_parents1),
1320*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 6, 3,
1321*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 19,
1322*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1323*4882a593Smuzhiyun 	},
1324*4882a593Smuzhiyun 	{
1325*4882a593Smuzhiyun 		CLK_UART5, "uart5",
1326*4882a593Smuzhiyun 		uart_parents2, ARRAY_SIZE(uart_parents1),
1327*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 8, 3,
1328*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 20,
1329*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1330*4882a593Smuzhiyun 	},
1331*4882a593Smuzhiyun 	{
1332*4882a593Smuzhiyun 		CLK_USART6, "usart6",
1333*4882a593Smuzhiyun 		uart_parents1, ARRAY_SIZE(uart_parents1),
1334*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 10, 3,
1335*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 5,
1336*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1337*4882a593Smuzhiyun 	},
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	{
1340*4882a593Smuzhiyun 		CLK_UART7, "uart7",
1341*4882a593Smuzhiyun 		uart_parents2, ARRAY_SIZE(uart_parents1),
1342*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 12, 3,
1343*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 30,
1344*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1345*4882a593Smuzhiyun 	},
1346*4882a593Smuzhiyun 	{
1347*4882a593Smuzhiyun 		CLK_UART8, "uart8",
1348*4882a593Smuzhiyun 		uart_parents2, ARRAY_SIZE(uart_parents1),
1349*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 14, 3,
1350*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 31,
1351*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1352*4882a593Smuzhiyun 	},
1353*4882a593Smuzhiyun 	{
1354*4882a593Smuzhiyun 		CLK_I2C1, "i2c1",
1355*4882a593Smuzhiyun 		i2c_parents, ARRAY_SIZE(i2c_parents),
1356*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 16, 3,
1357*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 21,
1358*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1359*4882a593Smuzhiyun 	},
1360*4882a593Smuzhiyun 	{
1361*4882a593Smuzhiyun 		CLK_I2C2, "i2c2",
1362*4882a593Smuzhiyun 		i2c_parents, ARRAY_SIZE(i2c_parents),
1363*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 18, 3,
1364*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 22,
1365*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1366*4882a593Smuzhiyun 	},
1367*4882a593Smuzhiyun 	{
1368*4882a593Smuzhiyun 		CLK_I2C3, "i2c3",
1369*4882a593Smuzhiyun 		i2c_parents, ARRAY_SIZE(i2c_parents),
1370*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 20, 3,
1371*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 23,
1372*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1373*4882a593Smuzhiyun 	},
1374*4882a593Smuzhiyun 	{
1375*4882a593Smuzhiyun 		CLK_I2C4, "i2c4",
1376*4882a593Smuzhiyun 		i2c_parents, ARRAY_SIZE(i2c_parents),
1377*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 22, 3,
1378*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 24,
1379*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1380*4882a593Smuzhiyun 	},
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	{
1383*4882a593Smuzhiyun 		CLK_LPTIMER, "lptim1",
1384*4882a593Smuzhiyun 		lptim_parent, ARRAY_SIZE(lptim_parent),
1385*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 24, 3,
1386*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 9,
1387*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1388*4882a593Smuzhiyun 	},
1389*4882a593Smuzhiyun };
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun static const struct stm32_aux_clk stm32f769_aux_clk[] = {
1392*4882a593Smuzhiyun 	{
1393*4882a593Smuzhiyun 		CLK_LCD, "lcd-tft", lcd_parent, ARRAY_SIZE(lcd_parent),
1394*4882a593Smuzhiyun 		NO_MUX, 0, 0,
1395*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 26,
1396*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1397*4882a593Smuzhiyun 	},
1398*4882a593Smuzhiyun 	{
1399*4882a593Smuzhiyun 		CLK_I2S, "i2s", i2s_parents, ARRAY_SIZE(i2s_parents),
1400*4882a593Smuzhiyun 		STM32F4_RCC_CFGR, 23, 1,
1401*4882a593Smuzhiyun 		NO_GATE, 0,
1402*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1403*4882a593Smuzhiyun 	},
1404*4882a593Smuzhiyun 	{
1405*4882a593Smuzhiyun 		CLK_SAI1, "sai1_clk", sai_parents, ARRAY_SIZE(sai_parents),
1406*4882a593Smuzhiyun 		STM32F4_RCC_DCKCFGR, 20, 3,
1407*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 22,
1408*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1409*4882a593Smuzhiyun 	},
1410*4882a593Smuzhiyun 	{
1411*4882a593Smuzhiyun 		CLK_SAI2, "sai2_clk", sai_parents, ARRAY_SIZE(sai_parents),
1412*4882a593Smuzhiyun 		STM32F4_RCC_DCKCFGR, 22, 3,
1413*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 23,
1414*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1415*4882a593Smuzhiyun 	},
1416*4882a593Smuzhiyun 	{
1417*4882a593Smuzhiyun 		NO_IDX, "pll48", pll48_parents, ARRAY_SIZE(pll48_parents),
1418*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 27, 1,
1419*4882a593Smuzhiyun 		NO_GATE, 0,
1420*4882a593Smuzhiyun 		0
1421*4882a593Smuzhiyun 	},
1422*4882a593Smuzhiyun 	{
1423*4882a593Smuzhiyun 		NO_IDX, "sdmux1", sdmux_parents, ARRAY_SIZE(sdmux_parents),
1424*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 28, 1,
1425*4882a593Smuzhiyun 		NO_GATE, 0,
1426*4882a593Smuzhiyun 		0
1427*4882a593Smuzhiyun 	},
1428*4882a593Smuzhiyun 	{
1429*4882a593Smuzhiyun 		NO_IDX, "sdmux2", sdmux_parents, ARRAY_SIZE(sdmux_parents),
1430*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 29, 1,
1431*4882a593Smuzhiyun 		NO_GATE, 0,
1432*4882a593Smuzhiyun 		0
1433*4882a593Smuzhiyun 	},
1434*4882a593Smuzhiyun 	{
1435*4882a593Smuzhiyun 		CLK_HDMI_CEC, "hdmi-cec",
1436*4882a593Smuzhiyun 		hdmi_parents, ARRAY_SIZE(hdmi_parents),
1437*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 26, 1,
1438*4882a593Smuzhiyun 		NO_GATE, 0,
1439*4882a593Smuzhiyun 		0
1440*4882a593Smuzhiyun 	},
1441*4882a593Smuzhiyun 	{
1442*4882a593Smuzhiyun 		CLK_SPDIF, "spdif-rx",
1443*4882a593Smuzhiyun 		spdif_parent, ARRAY_SIZE(spdif_parent),
1444*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 22, 3,
1445*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 23,
1446*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1447*4882a593Smuzhiyun 	},
1448*4882a593Smuzhiyun 	{
1449*4882a593Smuzhiyun 		CLK_USART1, "usart1",
1450*4882a593Smuzhiyun 		uart_parents1, ARRAY_SIZE(uart_parents1),
1451*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 0, 3,
1452*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 4,
1453*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1454*4882a593Smuzhiyun 	},
1455*4882a593Smuzhiyun 	{
1456*4882a593Smuzhiyun 		CLK_USART2, "usart2",
1457*4882a593Smuzhiyun 		uart_parents2, ARRAY_SIZE(uart_parents1),
1458*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 2, 3,
1459*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 17,
1460*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1461*4882a593Smuzhiyun 	},
1462*4882a593Smuzhiyun 	{
1463*4882a593Smuzhiyun 		CLK_USART3, "usart3",
1464*4882a593Smuzhiyun 		uart_parents2, ARRAY_SIZE(uart_parents1),
1465*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 4, 3,
1466*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 18,
1467*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1468*4882a593Smuzhiyun 	},
1469*4882a593Smuzhiyun 	{
1470*4882a593Smuzhiyun 		CLK_UART4, "uart4",
1471*4882a593Smuzhiyun 		uart_parents2, ARRAY_SIZE(uart_parents1),
1472*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 6, 3,
1473*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 19,
1474*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1475*4882a593Smuzhiyun 	},
1476*4882a593Smuzhiyun 	{
1477*4882a593Smuzhiyun 		CLK_UART5, "uart5",
1478*4882a593Smuzhiyun 		uart_parents2, ARRAY_SIZE(uart_parents1),
1479*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 8, 3,
1480*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 20,
1481*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1482*4882a593Smuzhiyun 	},
1483*4882a593Smuzhiyun 	{
1484*4882a593Smuzhiyun 		CLK_USART6, "usart6",
1485*4882a593Smuzhiyun 		uart_parents1, ARRAY_SIZE(uart_parents1),
1486*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 10, 3,
1487*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 5,
1488*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1489*4882a593Smuzhiyun 	},
1490*4882a593Smuzhiyun 	{
1491*4882a593Smuzhiyun 		CLK_UART7, "uart7",
1492*4882a593Smuzhiyun 		uart_parents2, ARRAY_SIZE(uart_parents1),
1493*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 12, 3,
1494*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 30,
1495*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1496*4882a593Smuzhiyun 	},
1497*4882a593Smuzhiyun 	{
1498*4882a593Smuzhiyun 		CLK_UART8, "uart8",
1499*4882a593Smuzhiyun 		uart_parents2, ARRAY_SIZE(uart_parents1),
1500*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 14, 3,
1501*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 31,
1502*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1503*4882a593Smuzhiyun 	},
1504*4882a593Smuzhiyun 	{
1505*4882a593Smuzhiyun 		CLK_I2C1, "i2c1",
1506*4882a593Smuzhiyun 		i2c_parents, ARRAY_SIZE(i2c_parents),
1507*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 16, 3,
1508*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 21,
1509*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1510*4882a593Smuzhiyun 	},
1511*4882a593Smuzhiyun 	{
1512*4882a593Smuzhiyun 		CLK_I2C2, "i2c2",
1513*4882a593Smuzhiyun 		i2c_parents, ARRAY_SIZE(i2c_parents),
1514*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 18, 3,
1515*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 22,
1516*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1517*4882a593Smuzhiyun 	},
1518*4882a593Smuzhiyun 	{
1519*4882a593Smuzhiyun 		CLK_I2C3, "i2c3",
1520*4882a593Smuzhiyun 		i2c_parents, ARRAY_SIZE(i2c_parents),
1521*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 20, 3,
1522*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 23,
1523*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1524*4882a593Smuzhiyun 	},
1525*4882a593Smuzhiyun 	{
1526*4882a593Smuzhiyun 		CLK_I2C4, "i2c4",
1527*4882a593Smuzhiyun 		i2c_parents, ARRAY_SIZE(i2c_parents),
1528*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 22, 3,
1529*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 24,
1530*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT,
1531*4882a593Smuzhiyun 	},
1532*4882a593Smuzhiyun 	{
1533*4882a593Smuzhiyun 		CLK_LPTIMER, "lptim1",
1534*4882a593Smuzhiyun 		lptim_parent, ARRAY_SIZE(lptim_parent),
1535*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 24, 3,
1536*4882a593Smuzhiyun 		STM32F4_RCC_APB1ENR, 9,
1537*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1538*4882a593Smuzhiyun 	},
1539*4882a593Smuzhiyun 	{
1540*4882a593Smuzhiyun 		CLK_F769_DSI, "dsi",
1541*4882a593Smuzhiyun 		dsi_parent, ARRAY_SIZE(dsi_parent),
1542*4882a593Smuzhiyun 		STM32F7_RCC_DCKCFGR2, 0, 1,
1543*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 27,
1544*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1545*4882a593Smuzhiyun 	},
1546*4882a593Smuzhiyun 	{
1547*4882a593Smuzhiyun 		CLK_DFSDM1, "dfsdm1",
1548*4882a593Smuzhiyun 		dfsdm1_src, ARRAY_SIZE(dfsdm1_src),
1549*4882a593Smuzhiyun 		STM32F4_RCC_DCKCFGR, 25, 1,
1550*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 29,
1551*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1552*4882a593Smuzhiyun 	},
1553*4882a593Smuzhiyun 	{
1554*4882a593Smuzhiyun 		CLK_ADFSDM1, "adfsdm1",
1555*4882a593Smuzhiyun 		adsfdm1_parent, ARRAY_SIZE(adsfdm1_parent),
1556*4882a593Smuzhiyun 		STM32F4_RCC_DCKCFGR, 26, 1,
1557*4882a593Smuzhiyun 		STM32F4_RCC_APB2ENR, 29,
1558*4882a593Smuzhiyun 		CLK_SET_RATE_PARENT
1559*4882a593Smuzhiyun 	},
1560*4882a593Smuzhiyun };
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun static const struct stm32f4_clk_data stm32f429_clk_data = {
1563*4882a593Smuzhiyun 	.end_primary	= END_PRIMARY_CLK,
1564*4882a593Smuzhiyun 	.gates_data	= stm32f429_gates,
1565*4882a593Smuzhiyun 	.gates_map	= stm32f42xx_gate_map,
1566*4882a593Smuzhiyun 	.gates_num	= ARRAY_SIZE(stm32f429_gates),
1567*4882a593Smuzhiyun 	.pll_data	= stm32f429_pll,
1568*4882a593Smuzhiyun 	.aux_clk	= stm32f429_aux_clk,
1569*4882a593Smuzhiyun 	.aux_clk_num	= ARRAY_SIZE(stm32f429_aux_clk),
1570*4882a593Smuzhiyun };
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun static const struct stm32f4_clk_data stm32f469_clk_data = {
1573*4882a593Smuzhiyun 	.end_primary	= END_PRIMARY_CLK,
1574*4882a593Smuzhiyun 	.gates_data	= stm32f469_gates,
1575*4882a593Smuzhiyun 	.gates_map	= stm32f46xx_gate_map,
1576*4882a593Smuzhiyun 	.gates_num	= ARRAY_SIZE(stm32f469_gates),
1577*4882a593Smuzhiyun 	.pll_data	= stm32f469_pll,
1578*4882a593Smuzhiyun 	.aux_clk	= stm32f469_aux_clk,
1579*4882a593Smuzhiyun 	.aux_clk_num	= ARRAY_SIZE(stm32f469_aux_clk),
1580*4882a593Smuzhiyun };
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun static const struct stm32f4_clk_data stm32f746_clk_data = {
1583*4882a593Smuzhiyun 	.end_primary	= END_PRIMARY_CLK_F7,
1584*4882a593Smuzhiyun 	.gates_data	= stm32f746_gates,
1585*4882a593Smuzhiyun 	.gates_map	= stm32f746_gate_map,
1586*4882a593Smuzhiyun 	.gates_num	= ARRAY_SIZE(stm32f746_gates),
1587*4882a593Smuzhiyun 	.pll_data	= stm32f469_pll,
1588*4882a593Smuzhiyun 	.aux_clk	= stm32f746_aux_clk,
1589*4882a593Smuzhiyun 	.aux_clk_num	= ARRAY_SIZE(stm32f746_aux_clk),
1590*4882a593Smuzhiyun };
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun static const struct stm32f4_clk_data stm32f769_clk_data = {
1593*4882a593Smuzhiyun 	.end_primary	= END_PRIMARY_CLK_F7,
1594*4882a593Smuzhiyun 	.gates_data	= stm32f769_gates,
1595*4882a593Smuzhiyun 	.gates_map	= stm32f769_gate_map,
1596*4882a593Smuzhiyun 	.gates_num	= ARRAY_SIZE(stm32f769_gates),
1597*4882a593Smuzhiyun 	.pll_data	= stm32f469_pll,
1598*4882a593Smuzhiyun 	.aux_clk	= stm32f769_aux_clk,
1599*4882a593Smuzhiyun 	.aux_clk_num	= ARRAY_SIZE(stm32f769_aux_clk),
1600*4882a593Smuzhiyun };
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun static const struct of_device_id stm32f4_of_match[] = {
1603*4882a593Smuzhiyun 	{
1604*4882a593Smuzhiyun 		.compatible = "st,stm32f42xx-rcc",
1605*4882a593Smuzhiyun 		.data = &stm32f429_clk_data
1606*4882a593Smuzhiyun 	},
1607*4882a593Smuzhiyun 	{
1608*4882a593Smuzhiyun 		.compatible = "st,stm32f469-rcc",
1609*4882a593Smuzhiyun 		.data = &stm32f469_clk_data
1610*4882a593Smuzhiyun 	},
1611*4882a593Smuzhiyun 	{
1612*4882a593Smuzhiyun 		.compatible = "st,stm32f746-rcc",
1613*4882a593Smuzhiyun 		.data = &stm32f746_clk_data
1614*4882a593Smuzhiyun 	},
1615*4882a593Smuzhiyun 	{
1616*4882a593Smuzhiyun 		.compatible = "st,stm32f769-rcc",
1617*4882a593Smuzhiyun 		.data = &stm32f769_clk_data
1618*4882a593Smuzhiyun 	},
1619*4882a593Smuzhiyun 	{}
1620*4882a593Smuzhiyun };
1621*4882a593Smuzhiyun 
stm32_register_aux_clk(const char * name,const char * const * parent_names,int num_parents,int offset_mux,u8 shift,u8 mask,int offset_gate,u8 bit_idx,unsigned long flags,spinlock_t * lock)1622*4882a593Smuzhiyun static struct clk_hw *stm32_register_aux_clk(const char *name,
1623*4882a593Smuzhiyun 		const char * const *parent_names, int num_parents,
1624*4882a593Smuzhiyun 		int offset_mux, u8 shift, u8 mask,
1625*4882a593Smuzhiyun 		int offset_gate, u8 bit_idx,
1626*4882a593Smuzhiyun 		unsigned long flags, spinlock_t *lock)
1627*4882a593Smuzhiyun {
1628*4882a593Smuzhiyun 	struct clk_hw *hw;
1629*4882a593Smuzhiyun 	struct clk_gate *gate = NULL;
1630*4882a593Smuzhiyun 	struct clk_mux *mux = NULL;
1631*4882a593Smuzhiyun 	struct clk_hw *mux_hw = NULL, *gate_hw = NULL;
1632*4882a593Smuzhiyun 	const struct clk_ops *mux_ops = NULL, *gate_ops = NULL;
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	if (offset_gate != NO_GATE) {
1635*4882a593Smuzhiyun 		gate = kzalloc(sizeof(*gate), GFP_KERNEL);
1636*4882a593Smuzhiyun 		if (!gate) {
1637*4882a593Smuzhiyun 			hw = ERR_PTR(-EINVAL);
1638*4882a593Smuzhiyun 			goto fail;
1639*4882a593Smuzhiyun 		}
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 		gate->reg = base + offset_gate;
1642*4882a593Smuzhiyun 		gate->bit_idx = bit_idx;
1643*4882a593Smuzhiyun 		gate->flags = 0;
1644*4882a593Smuzhiyun 		gate->lock = lock;
1645*4882a593Smuzhiyun 		gate_hw = &gate->hw;
1646*4882a593Smuzhiyun 		gate_ops = &clk_gate_ops;
1647*4882a593Smuzhiyun 	}
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun 	if (offset_mux != NO_MUX) {
1650*4882a593Smuzhiyun 		mux = kzalloc(sizeof(*mux), GFP_KERNEL);
1651*4882a593Smuzhiyun 		if (!mux) {
1652*4882a593Smuzhiyun 			hw = ERR_PTR(-EINVAL);
1653*4882a593Smuzhiyun 			goto fail;
1654*4882a593Smuzhiyun 		}
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 		mux->reg = base + offset_mux;
1657*4882a593Smuzhiyun 		mux->shift = shift;
1658*4882a593Smuzhiyun 		mux->mask = mask;
1659*4882a593Smuzhiyun 		mux->flags = 0;
1660*4882a593Smuzhiyun 		mux_hw = &mux->hw;
1661*4882a593Smuzhiyun 		mux_ops = &clk_mux_ops;
1662*4882a593Smuzhiyun 	}
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	if (mux_hw == NULL && gate_hw == NULL) {
1665*4882a593Smuzhiyun 		hw = ERR_PTR(-EINVAL);
1666*4882a593Smuzhiyun 		goto fail;
1667*4882a593Smuzhiyun 	}
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 	hw = clk_hw_register_composite(NULL, name, parent_names, num_parents,
1670*4882a593Smuzhiyun 			mux_hw, mux_ops,
1671*4882a593Smuzhiyun 			NULL, NULL,
1672*4882a593Smuzhiyun 			gate_hw, gate_ops,
1673*4882a593Smuzhiyun 			flags);
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun fail:
1676*4882a593Smuzhiyun 	if (IS_ERR(hw)) {
1677*4882a593Smuzhiyun 		kfree(gate);
1678*4882a593Smuzhiyun 		kfree(mux);
1679*4882a593Smuzhiyun 	}
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 	return hw;
1682*4882a593Smuzhiyun }
1683*4882a593Smuzhiyun 
stm32f4_rcc_init(struct device_node * np)1684*4882a593Smuzhiyun static void __init stm32f4_rcc_init(struct device_node *np)
1685*4882a593Smuzhiyun {
1686*4882a593Smuzhiyun 	const char *hse_clk, *i2s_in_clk;
1687*4882a593Smuzhiyun 	int n;
1688*4882a593Smuzhiyun 	const struct of_device_id *match;
1689*4882a593Smuzhiyun 	const struct stm32f4_clk_data *data;
1690*4882a593Smuzhiyun 	unsigned long pllm;
1691*4882a593Smuzhiyun 	struct clk_hw *pll_src_hw;
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 	base = of_iomap(np, 0);
1694*4882a593Smuzhiyun 	if (!base) {
1695*4882a593Smuzhiyun 		pr_err("%pOFn: unable to map resource\n", np);
1696*4882a593Smuzhiyun 		return;
1697*4882a593Smuzhiyun 	}
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 	pdrm = syscon_regmap_lookup_by_phandle(np, "st,syscfg");
1700*4882a593Smuzhiyun 	if (IS_ERR(pdrm)) {
1701*4882a593Smuzhiyun 		pdrm = NULL;
1702*4882a593Smuzhiyun 		pr_warn("%s: Unable to get syscfg\n", __func__);
1703*4882a593Smuzhiyun 	}
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun 	match = of_match_node(stm32f4_of_match, np);
1706*4882a593Smuzhiyun 	if (WARN_ON(!match))
1707*4882a593Smuzhiyun 		return;
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 	data = match->data;
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 	stm32fx_end_primary_clk = data->end_primary;
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 	clks = kmalloc_array(data->gates_num + stm32fx_end_primary_clk,
1714*4882a593Smuzhiyun 			sizeof(*clks), GFP_KERNEL);
1715*4882a593Smuzhiyun 	if (!clks)
1716*4882a593Smuzhiyun 		goto fail;
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 	stm32f4_gate_map = data->gates_map;
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	hse_clk = of_clk_get_parent_name(np, 0);
1721*4882a593Smuzhiyun 	dsi_parent[0] = hse_clk;
1722*4882a593Smuzhiyun 	pllsrc_parent[1] = hse_clk;
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	i2s_in_clk = of_clk_get_parent_name(np, 1);
1725*4882a593Smuzhiyun 
1726*4882a593Smuzhiyun 	i2s_parents[1] = i2s_in_clk;
1727*4882a593Smuzhiyun 	sai_parents[2] = i2s_in_clk;
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "st,stm32f769-rcc")) {
1730*4882a593Smuzhiyun 		clk_hw_register_gate(NULL, "dfsdm1_apb", "apb2_div", 0,
1731*4882a593Smuzhiyun 				     base + STM32F4_RCC_APB2ENR, 29,
1732*4882a593Smuzhiyun 				     CLK_IGNORE_UNUSED, &stm32f4_clk_lock);
1733*4882a593Smuzhiyun 		dsi_parent[0] = pll_src;
1734*4882a593Smuzhiyun 		sai_parents[3] = pll_src;
1735*4882a593Smuzhiyun 	}
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun 	clks[CLK_HSI] = clk_hw_register_fixed_rate_with_accuracy(NULL, "hsi",
1738*4882a593Smuzhiyun 			NULL, 0, 16000000, 160000);
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 	pll_src_hw = clk_hw_register_mux(NULL, pll_src, pllsrc_parent,
1741*4882a593Smuzhiyun 					 ARRAY_SIZE(pllsrc_parent), 0,
1742*4882a593Smuzhiyun 					 base + STM32F4_RCC_PLLCFGR, 22, 1, 0,
1743*4882a593Smuzhiyun 					 &stm32f4_clk_lock);
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun 	pllm = readl(base + STM32F4_RCC_PLLCFGR) & 0x3f;
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun 	clk_hw_register_fixed_factor(NULL, "vco_in", pll_src,
1748*4882a593Smuzhiyun 				     0, 1, pllm);
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	stm32f4_rcc_register_pll("vco_in", &data->pll_data[0],
1751*4882a593Smuzhiyun 			&stm32f4_clk_lock);
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 	clks[PLL_VCO_I2S] = stm32f4_rcc_register_pll("vco_in",
1754*4882a593Smuzhiyun 			&data->pll_data[1], &stm32f4_clk_lock);
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	clks[PLL_VCO_SAI] = stm32f4_rcc_register_pll("vco_in",
1757*4882a593Smuzhiyun 			&data->pll_data[2], &stm32f4_clk_lock);
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun 	for (n = 0; n < MAX_POST_DIV; n++) {
1760*4882a593Smuzhiyun 		const struct stm32f4_pll_post_div_data *post_div;
1761*4882a593Smuzhiyun 		struct clk_hw *hw;
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun 		post_div = &post_div_data[n];
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun 		hw = clk_register_pll_div(post_div->name,
1766*4882a593Smuzhiyun 				post_div->parent,
1767*4882a593Smuzhiyun 				post_div->flag,
1768*4882a593Smuzhiyun 				base + post_div->offset,
1769*4882a593Smuzhiyun 				post_div->shift,
1770*4882a593Smuzhiyun 				post_div->width,
1771*4882a593Smuzhiyun 				post_div->flag_div,
1772*4882a593Smuzhiyun 				post_div->div_table,
1773*4882a593Smuzhiyun 				clks[post_div->pll_idx],
1774*4882a593Smuzhiyun 				&stm32f4_clk_lock);
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 		if (post_div->idx != NO_IDX)
1777*4882a593Smuzhiyun 			clks[post_div->idx] = hw;
1778*4882a593Smuzhiyun 	}
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	sys_parents[1] = hse_clk;
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun 	clks[CLK_SYSCLK] = clk_hw_register_mux_table(
1783*4882a593Smuzhiyun 	    NULL, "sys", sys_parents, ARRAY_SIZE(sys_parents), 0,
1784*4882a593Smuzhiyun 	    base + STM32F4_RCC_CFGR, 0, 3, 0, NULL, &stm32f4_clk_lock);
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun 	clk_register_divider_table(NULL, "ahb_div", "sys",
1787*4882a593Smuzhiyun 				   CLK_SET_RATE_PARENT, base + STM32F4_RCC_CFGR,
1788*4882a593Smuzhiyun 				   4, 4, 0, ahb_div_table, &stm32f4_clk_lock);
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	clk_register_divider_table(NULL, "apb1_div", "ahb_div",
1791*4882a593Smuzhiyun 				   CLK_SET_RATE_PARENT, base + STM32F4_RCC_CFGR,
1792*4882a593Smuzhiyun 				   10, 3, 0, apb_div_table, &stm32f4_clk_lock);
1793*4882a593Smuzhiyun 	clk_register_apb_mul(NULL, "apb1_mul", "apb1_div",
1794*4882a593Smuzhiyun 			     CLK_SET_RATE_PARENT, 12);
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun 	clk_register_divider_table(NULL, "apb2_div", "ahb_div",
1797*4882a593Smuzhiyun 				   CLK_SET_RATE_PARENT, base + STM32F4_RCC_CFGR,
1798*4882a593Smuzhiyun 				   13, 3, 0, apb_div_table, &stm32f4_clk_lock);
1799*4882a593Smuzhiyun 	clk_register_apb_mul(NULL, "apb2_mul", "apb2_div",
1800*4882a593Smuzhiyun 			     CLK_SET_RATE_PARENT, 15);
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	clks[SYSTICK] = clk_hw_register_fixed_factor(NULL, "systick", "ahb_div",
1803*4882a593Smuzhiyun 						  0, 1, 8);
1804*4882a593Smuzhiyun 	clks[FCLK] = clk_hw_register_fixed_factor(NULL, "fclk", "ahb_div",
1805*4882a593Smuzhiyun 					       0, 1, 1);
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	for (n = 0; n < data->gates_num; n++) {
1808*4882a593Smuzhiyun 		const struct stm32f4_gate_data *gd;
1809*4882a593Smuzhiyun 		unsigned int secondary;
1810*4882a593Smuzhiyun 		int idx;
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun 		gd = &data->gates_data[n];
1813*4882a593Smuzhiyun 		secondary = 8 * (gd->offset - STM32F4_RCC_AHB1ENR) +
1814*4882a593Smuzhiyun 			gd->bit_idx;
1815*4882a593Smuzhiyun 		idx = stm32f4_rcc_lookup_clk_idx(0, secondary);
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun 		if (idx < 0)
1818*4882a593Smuzhiyun 			goto fail;
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 		clks[idx] = clk_hw_register_gate(
1821*4882a593Smuzhiyun 		    NULL, gd->name, gd->parent_name, gd->flags,
1822*4882a593Smuzhiyun 		    base + gd->offset, gd->bit_idx, 0, &stm32f4_clk_lock);
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun 		if (IS_ERR(clks[idx])) {
1825*4882a593Smuzhiyun 			pr_err("%pOF: Unable to register leaf clock %s\n",
1826*4882a593Smuzhiyun 			       np, gd->name);
1827*4882a593Smuzhiyun 			goto fail;
1828*4882a593Smuzhiyun 		}
1829*4882a593Smuzhiyun 	}
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	clks[CLK_LSI] = clk_register_rgate(NULL, "lsi", "clk-lsi", 0,
1832*4882a593Smuzhiyun 			base + STM32F4_RCC_CSR, 0, 1, 0, &stm32f4_clk_lock);
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 	if (IS_ERR(clks[CLK_LSI])) {
1835*4882a593Smuzhiyun 		pr_err("Unable to register lsi clock\n");
1836*4882a593Smuzhiyun 		goto fail;
1837*4882a593Smuzhiyun 	}
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 	clks[CLK_LSE] = clk_register_rgate(NULL, "lse", "clk-lse", 0,
1840*4882a593Smuzhiyun 			base + STM32F4_RCC_BDCR, 0, 1, 0, &stm32f4_clk_lock);
1841*4882a593Smuzhiyun 
1842*4882a593Smuzhiyun 	if (IS_ERR(clks[CLK_LSE])) {
1843*4882a593Smuzhiyun 		pr_err("Unable to register lse clock\n");
1844*4882a593Smuzhiyun 		goto fail;
1845*4882a593Smuzhiyun 	}
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun 	clks[CLK_HSE_RTC] = clk_hw_register_divider(NULL, "hse-rtc", "clk-hse",
1848*4882a593Smuzhiyun 			0, base + STM32F4_RCC_CFGR, 16, 5, 0,
1849*4882a593Smuzhiyun 			&stm32f4_clk_lock);
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun 	if (IS_ERR(clks[CLK_HSE_RTC])) {
1852*4882a593Smuzhiyun 		pr_err("Unable to register hse-rtc clock\n");
1853*4882a593Smuzhiyun 		goto fail;
1854*4882a593Smuzhiyun 	}
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 	clks[CLK_RTC] = stm32_register_cclk(NULL, "rtc", rtc_parents, 4,
1857*4882a593Smuzhiyun 			base + STM32F4_RCC_BDCR, 15, 8, 0, &stm32f4_clk_lock);
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	if (IS_ERR(clks[CLK_RTC])) {
1860*4882a593Smuzhiyun 		pr_err("Unable to register rtc clock\n");
1861*4882a593Smuzhiyun 		goto fail;
1862*4882a593Smuzhiyun 	}
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun 	for (n = 0; n < data->aux_clk_num; n++) {
1865*4882a593Smuzhiyun 		const struct stm32_aux_clk *aux_clk;
1866*4882a593Smuzhiyun 		struct clk_hw *hw;
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 		aux_clk = &data->aux_clk[n];
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 		hw = stm32_register_aux_clk(aux_clk->name,
1871*4882a593Smuzhiyun 				aux_clk->parent_names, aux_clk->num_parents,
1872*4882a593Smuzhiyun 				aux_clk->offset_mux, aux_clk->shift,
1873*4882a593Smuzhiyun 				aux_clk->mask, aux_clk->offset_gate,
1874*4882a593Smuzhiyun 				aux_clk->bit_idx, aux_clk->flags,
1875*4882a593Smuzhiyun 				&stm32f4_clk_lock);
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun 		if (IS_ERR(hw)) {
1878*4882a593Smuzhiyun 			pr_warn("Unable to register %s clk\n", aux_clk->name);
1879*4882a593Smuzhiyun 			continue;
1880*4882a593Smuzhiyun 		}
1881*4882a593Smuzhiyun 
1882*4882a593Smuzhiyun 		if (aux_clk->idx != NO_IDX)
1883*4882a593Smuzhiyun 			clks[aux_clk->idx] = hw;
1884*4882a593Smuzhiyun 	}
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "st,stm32f746-rcc")) {
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun 		clk_hw_register_fixed_factor(NULL, "hsi_div488", "hsi", 0,
1889*4882a593Smuzhiyun 				1, 488);
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun 		clks[CLK_PLL_SRC] = pll_src_hw;
1892*4882a593Smuzhiyun 	}
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun 	of_clk_add_hw_provider(np, stm32f4_rcc_lookup_clk, NULL);
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun 	return;
1897*4882a593Smuzhiyun fail:
1898*4882a593Smuzhiyun 	kfree(clks);
1899*4882a593Smuzhiyun 	iounmap(base);
1900*4882a593Smuzhiyun }
1901*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(stm32f42xx_rcc, "st,stm32f42xx-rcc", stm32f4_rcc_init);
1902*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(stm32f46xx_rcc, "st,stm32f469-rcc", stm32f4_rcc_init);
1903*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(stm32f746_rcc, "st,stm32f746-rcc", stm32f4_rcc_init);
1904*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(stm32f769_rcc, "st,stm32f769-rcc", stm32f4_rcc_init);
1905