1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Silicon Labs Si544 Programmable Oscillator
4*4882a593Smuzhiyun * Copyright (C) 2018 Topic Embedded Products
5*4882a593Smuzhiyun * Author: Mike Looijmans <mike.looijmans@topic.nl>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/math64.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/i2c.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /* I2C registers (decimal as in datasheet) */
17*4882a593Smuzhiyun #define SI544_REG_CONTROL 7
18*4882a593Smuzhiyun #define SI544_REG_OE_STATE 17
19*4882a593Smuzhiyun #define SI544_REG_HS_DIV 23
20*4882a593Smuzhiyun #define SI544_REG_LS_HS_DIV 24
21*4882a593Smuzhiyun #define SI544_REG_FBDIV0 26
22*4882a593Smuzhiyun #define SI544_REG_FBDIV8 27
23*4882a593Smuzhiyun #define SI544_REG_FBDIV16 28
24*4882a593Smuzhiyun #define SI544_REG_FBDIV24 29
25*4882a593Smuzhiyun #define SI544_REG_FBDIV32 30
26*4882a593Smuzhiyun #define SI544_REG_FBDIV40 31
27*4882a593Smuzhiyun #define SI544_REG_FCAL_OVR 69
28*4882a593Smuzhiyun #define SI544_REG_ADPLL_DELTA_M0 231
29*4882a593Smuzhiyun #define SI544_REG_ADPLL_DELTA_M8 232
30*4882a593Smuzhiyun #define SI544_REG_ADPLL_DELTA_M16 233
31*4882a593Smuzhiyun #define SI544_REG_PAGE_SELECT 255
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* Register values */
34*4882a593Smuzhiyun #define SI544_CONTROL_RESET BIT(7)
35*4882a593Smuzhiyun #define SI544_CONTROL_MS_ICAL2 BIT(3)
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define SI544_OE_STATE_ODC_OE BIT(0)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* Max freq depends on speed grade */
40*4882a593Smuzhiyun #define SI544_MIN_FREQ 200000U
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* Si544 Internal oscilator runs at 55.05 MHz */
43*4882a593Smuzhiyun #define FXO 55050000U
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* VCO range is 10.8 .. 12.1 GHz, max depends on speed grade */
46*4882a593Smuzhiyun #define FVCO_MIN 10800000000ULL
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define HS_DIV_MAX 2046
49*4882a593Smuzhiyun #define HS_DIV_MAX_ODD 33
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* Lowest frequency synthesizeable using only the HS divider */
52*4882a593Smuzhiyun #define MIN_HSDIV_FREQ (FVCO_MIN / HS_DIV_MAX)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* Range and interpretation of the adjustment value */
55*4882a593Smuzhiyun #define DELTA_M_MAX 8161512
56*4882a593Smuzhiyun #define DELTA_M_FRAC_NUM 19
57*4882a593Smuzhiyun #define DELTA_M_FRAC_DEN 20000
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun enum si544_speed_grade {
60*4882a593Smuzhiyun si544a,
61*4882a593Smuzhiyun si544b,
62*4882a593Smuzhiyun si544c,
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun struct clk_si544 {
66*4882a593Smuzhiyun struct clk_hw hw;
67*4882a593Smuzhiyun struct regmap *regmap;
68*4882a593Smuzhiyun struct i2c_client *i2c_client;
69*4882a593Smuzhiyun enum si544_speed_grade speed_grade;
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun #define to_clk_si544(_hw) container_of(_hw, struct clk_si544, hw)
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /**
74*4882a593Smuzhiyun * struct clk_si544_muldiv - Multiplier/divider settings
75*4882a593Smuzhiyun * @fb_div_frac: integer part of feedback divider (32 bits)
76*4882a593Smuzhiyun * @fb_div_int: fractional part of feedback divider (11 bits)
77*4882a593Smuzhiyun * @hs_div: 1st divider, 5..2046, must be even when >33
78*4882a593Smuzhiyun * @ls_div_bits: 2nd divider, as 2^x, range 0..5
79*4882a593Smuzhiyun * If ls_div_bits is non-zero, hs_div must be even
80*4882a593Smuzhiyun * @delta_m: Frequency shift for small -950..+950 ppm changes, 24 bit
81*4882a593Smuzhiyun */
82*4882a593Smuzhiyun struct clk_si544_muldiv {
83*4882a593Smuzhiyun u32 fb_div_frac;
84*4882a593Smuzhiyun u16 fb_div_int;
85*4882a593Smuzhiyun u16 hs_div;
86*4882a593Smuzhiyun u8 ls_div_bits;
87*4882a593Smuzhiyun s32 delta_m;
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* Enables or disables the output driver */
si544_enable_output(struct clk_si544 * data,bool enable)91*4882a593Smuzhiyun static int si544_enable_output(struct clk_si544 *data, bool enable)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun return regmap_update_bits(data->regmap, SI544_REG_OE_STATE,
94*4882a593Smuzhiyun SI544_OE_STATE_ODC_OE, enable ? SI544_OE_STATE_ODC_OE : 0);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
si544_prepare(struct clk_hw * hw)97*4882a593Smuzhiyun static int si544_prepare(struct clk_hw *hw)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun struct clk_si544 *data = to_clk_si544(hw);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun return si544_enable_output(data, true);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
si544_unprepare(struct clk_hw * hw)104*4882a593Smuzhiyun static void si544_unprepare(struct clk_hw *hw)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun struct clk_si544 *data = to_clk_si544(hw);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun si544_enable_output(data, false);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
si544_is_prepared(struct clk_hw * hw)111*4882a593Smuzhiyun static int si544_is_prepared(struct clk_hw *hw)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun struct clk_si544 *data = to_clk_si544(hw);
114*4882a593Smuzhiyun unsigned int val;
115*4882a593Smuzhiyun int err;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun err = regmap_read(data->regmap, SI544_REG_OE_STATE, &val);
118*4882a593Smuzhiyun if (err < 0)
119*4882a593Smuzhiyun return err;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun return !!(val & SI544_OE_STATE_ODC_OE);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* Retrieve clock multiplier and dividers from hardware */
si544_get_muldiv(struct clk_si544 * data,struct clk_si544_muldiv * settings)125*4882a593Smuzhiyun static int si544_get_muldiv(struct clk_si544 *data,
126*4882a593Smuzhiyun struct clk_si544_muldiv *settings)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun int err;
129*4882a593Smuzhiyun u8 reg[6];
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun err = regmap_bulk_read(data->regmap, SI544_REG_HS_DIV, reg, 2);
132*4882a593Smuzhiyun if (err)
133*4882a593Smuzhiyun return err;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun settings->ls_div_bits = (reg[1] >> 4) & 0x07;
136*4882a593Smuzhiyun settings->hs_div = (reg[1] & 0x07) << 8 | reg[0];
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun err = regmap_bulk_read(data->regmap, SI544_REG_FBDIV0, reg, 6);
139*4882a593Smuzhiyun if (err)
140*4882a593Smuzhiyun return err;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun settings->fb_div_int = reg[4] | (reg[5] & 0x07) << 8;
143*4882a593Smuzhiyun settings->fb_div_frac = reg[0] | reg[1] << 8 | reg[2] << 16 |
144*4882a593Smuzhiyun reg[3] << 24;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun err = regmap_bulk_read(data->regmap, SI544_REG_ADPLL_DELTA_M0, reg, 3);
147*4882a593Smuzhiyun if (err)
148*4882a593Smuzhiyun return err;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* Interpret as 24-bit signed number */
151*4882a593Smuzhiyun settings->delta_m = reg[0] << 8 | reg[1] << 16 | reg[2] << 24;
152*4882a593Smuzhiyun settings->delta_m >>= 8;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun return 0;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
si544_set_delta_m(struct clk_si544 * data,s32 delta_m)157*4882a593Smuzhiyun static int si544_set_delta_m(struct clk_si544 *data, s32 delta_m)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun u8 reg[3];
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun reg[0] = delta_m;
162*4882a593Smuzhiyun reg[1] = delta_m >> 8;
163*4882a593Smuzhiyun reg[2] = delta_m >> 16;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun return regmap_bulk_write(data->regmap, SI544_REG_ADPLL_DELTA_M0,
166*4882a593Smuzhiyun reg, 3);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
si544_set_muldiv(struct clk_si544 * data,struct clk_si544_muldiv * settings)169*4882a593Smuzhiyun static int si544_set_muldiv(struct clk_si544 *data,
170*4882a593Smuzhiyun struct clk_si544_muldiv *settings)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun int err;
173*4882a593Smuzhiyun u8 reg[6];
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun reg[0] = settings->hs_div;
176*4882a593Smuzhiyun reg[1] = settings->hs_div >> 8 | settings->ls_div_bits << 4;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun err = regmap_bulk_write(data->regmap, SI544_REG_HS_DIV, reg, 2);
179*4882a593Smuzhiyun if (err < 0)
180*4882a593Smuzhiyun return err;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun reg[0] = settings->fb_div_frac;
183*4882a593Smuzhiyun reg[1] = settings->fb_div_frac >> 8;
184*4882a593Smuzhiyun reg[2] = settings->fb_div_frac >> 16;
185*4882a593Smuzhiyun reg[3] = settings->fb_div_frac >> 24;
186*4882a593Smuzhiyun reg[4] = settings->fb_div_int;
187*4882a593Smuzhiyun reg[5] = settings->fb_div_int >> 8;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /*
190*4882a593Smuzhiyun * Writing to SI544_REG_FBDIV40 triggers the clock change, so that
191*4882a593Smuzhiyun * must be written last
192*4882a593Smuzhiyun */
193*4882a593Smuzhiyun return regmap_bulk_write(data->regmap, SI544_REG_FBDIV0, reg, 6);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
is_valid_frequency(const struct clk_si544 * data,unsigned long frequency)196*4882a593Smuzhiyun static bool is_valid_frequency(const struct clk_si544 *data,
197*4882a593Smuzhiyun unsigned long frequency)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun unsigned long max_freq = 0;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if (frequency < SI544_MIN_FREQ)
202*4882a593Smuzhiyun return false;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun switch (data->speed_grade) {
205*4882a593Smuzhiyun case si544a:
206*4882a593Smuzhiyun max_freq = 1500000000;
207*4882a593Smuzhiyun break;
208*4882a593Smuzhiyun case si544b:
209*4882a593Smuzhiyun max_freq = 800000000;
210*4882a593Smuzhiyun break;
211*4882a593Smuzhiyun case si544c:
212*4882a593Smuzhiyun max_freq = 350000000;
213*4882a593Smuzhiyun break;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun return frequency <= max_freq;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* Calculate divider settings for a given frequency */
si544_calc_muldiv(struct clk_si544_muldiv * settings,unsigned long frequency)220*4882a593Smuzhiyun static int si544_calc_muldiv(struct clk_si544_muldiv *settings,
221*4882a593Smuzhiyun unsigned long frequency)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun u64 vco;
224*4882a593Smuzhiyun u32 ls_freq;
225*4882a593Smuzhiyun u32 tmp;
226*4882a593Smuzhiyun u8 res;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* Determine the minimum value of LS_DIV and resulting target freq. */
229*4882a593Smuzhiyun ls_freq = frequency;
230*4882a593Smuzhiyun settings->ls_div_bits = 0;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun if (frequency >= MIN_HSDIV_FREQ) {
233*4882a593Smuzhiyun settings->ls_div_bits = 0;
234*4882a593Smuzhiyun } else {
235*4882a593Smuzhiyun res = 1;
236*4882a593Smuzhiyun tmp = 2 * HS_DIV_MAX;
237*4882a593Smuzhiyun while (tmp <= (HS_DIV_MAX * 32)) {
238*4882a593Smuzhiyun if (((u64)frequency * tmp) >= FVCO_MIN)
239*4882a593Smuzhiyun break;
240*4882a593Smuzhiyun ++res;
241*4882a593Smuzhiyun tmp <<= 1;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun settings->ls_div_bits = res;
244*4882a593Smuzhiyun ls_freq = frequency << res;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* Determine minimum HS_DIV by rounding up */
248*4882a593Smuzhiyun vco = FVCO_MIN + ls_freq - 1;
249*4882a593Smuzhiyun do_div(vco, ls_freq);
250*4882a593Smuzhiyun settings->hs_div = vco;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* round up to even number when required */
253*4882a593Smuzhiyun if ((settings->hs_div & 1) &&
254*4882a593Smuzhiyun (settings->hs_div > HS_DIV_MAX_ODD || settings->ls_div_bits))
255*4882a593Smuzhiyun ++settings->hs_div;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* Calculate VCO frequency (in 10..12GHz range) */
258*4882a593Smuzhiyun vco = (u64)ls_freq * settings->hs_div;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* Calculate the integer part of the feedback divider */
261*4882a593Smuzhiyun tmp = do_div(vco, FXO);
262*4882a593Smuzhiyun settings->fb_div_int = vco;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* And the fractional bits using the remainder */
265*4882a593Smuzhiyun vco = (u64)tmp << 32;
266*4882a593Smuzhiyun vco += FXO / 2; /* Round to nearest multiple */
267*4882a593Smuzhiyun do_div(vco, FXO);
268*4882a593Smuzhiyun settings->fb_div_frac = vco;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* Reset the frequency adjustment */
271*4882a593Smuzhiyun settings->delta_m = 0;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* Calculate resulting frequency given the register settings */
si544_calc_center_rate(const struct clk_si544_muldiv * settings)277*4882a593Smuzhiyun static unsigned long si544_calc_center_rate(
278*4882a593Smuzhiyun const struct clk_si544_muldiv *settings)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun u32 d = settings->hs_div * BIT(settings->ls_div_bits);
281*4882a593Smuzhiyun u64 vco;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* Calculate VCO from the fractional part */
284*4882a593Smuzhiyun vco = (u64)settings->fb_div_frac * FXO;
285*4882a593Smuzhiyun vco += (FXO / 2);
286*4882a593Smuzhiyun vco >>= 32;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* Add the integer part of the VCO frequency */
289*4882a593Smuzhiyun vco += (u64)settings->fb_div_int * FXO;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /* Apply divider to obtain the generated frequency */
292*4882a593Smuzhiyun do_div(vco, d);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun return vco;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
si544_calc_rate(const struct clk_si544_muldiv * settings)297*4882a593Smuzhiyun static unsigned long si544_calc_rate(const struct clk_si544_muldiv *settings)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun unsigned long rate = si544_calc_center_rate(settings);
300*4882a593Smuzhiyun s64 delta = (s64)rate * (DELTA_M_FRAC_NUM * settings->delta_m);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /*
303*4882a593Smuzhiyun * The clock adjustment is much smaller than 1 Hz, round to the
304*4882a593Smuzhiyun * nearest multiple. Apparently div64_s64 rounds towards zero, hence
305*4882a593Smuzhiyun * check the sign and adjust into the proper direction.
306*4882a593Smuzhiyun */
307*4882a593Smuzhiyun if (settings->delta_m < 0)
308*4882a593Smuzhiyun delta -= ((s64)DELTA_M_MAX * DELTA_M_FRAC_DEN) / 2;
309*4882a593Smuzhiyun else
310*4882a593Smuzhiyun delta += ((s64)DELTA_M_MAX * DELTA_M_FRAC_DEN) / 2;
311*4882a593Smuzhiyun delta = div64_s64(delta, ((s64)DELTA_M_MAX * DELTA_M_FRAC_DEN));
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun return rate + delta;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
si544_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)316*4882a593Smuzhiyun static unsigned long si544_recalc_rate(struct clk_hw *hw,
317*4882a593Smuzhiyun unsigned long parent_rate)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun struct clk_si544 *data = to_clk_si544(hw);
320*4882a593Smuzhiyun struct clk_si544_muldiv settings;
321*4882a593Smuzhiyun int err;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun err = si544_get_muldiv(data, &settings);
324*4882a593Smuzhiyun if (err)
325*4882a593Smuzhiyun return 0;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun return si544_calc_rate(&settings);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
si544_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)330*4882a593Smuzhiyun static long si544_round_rate(struct clk_hw *hw, unsigned long rate,
331*4882a593Smuzhiyun unsigned long *parent_rate)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun struct clk_si544 *data = to_clk_si544(hw);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun if (!is_valid_frequency(data, rate))
336*4882a593Smuzhiyun return -EINVAL;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* The accuracy is less than 1 Hz, so any rate is possible */
339*4882a593Smuzhiyun return rate;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* Calculates the maximum "small" change, 950 * rate / 1000000 */
si544_max_delta(unsigned long rate)343*4882a593Smuzhiyun static unsigned long si544_max_delta(unsigned long rate)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun u64 num = rate;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun num *= DELTA_M_FRAC_NUM;
348*4882a593Smuzhiyun do_div(num, DELTA_M_FRAC_DEN);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun return num;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
si544_calc_delta(s32 delta,s32 max_delta)353*4882a593Smuzhiyun static s32 si544_calc_delta(s32 delta, s32 max_delta)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun s64 n = (s64)delta * DELTA_M_MAX;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun return div_s64(n, max_delta);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
si544_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)360*4882a593Smuzhiyun static int si544_set_rate(struct clk_hw *hw, unsigned long rate,
361*4882a593Smuzhiyun unsigned long parent_rate)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun struct clk_si544 *data = to_clk_si544(hw);
364*4882a593Smuzhiyun struct clk_si544_muldiv settings;
365*4882a593Smuzhiyun unsigned long center;
366*4882a593Smuzhiyun long max_delta;
367*4882a593Smuzhiyun long delta;
368*4882a593Smuzhiyun unsigned int old_oe_state;
369*4882a593Smuzhiyun int err;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (!is_valid_frequency(data, rate))
372*4882a593Smuzhiyun return -EINVAL;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* Try using the frequency adjustment feature for a <= 950ppm change */
375*4882a593Smuzhiyun err = si544_get_muldiv(data, &settings);
376*4882a593Smuzhiyun if (err)
377*4882a593Smuzhiyun return err;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun center = si544_calc_center_rate(&settings);
380*4882a593Smuzhiyun max_delta = si544_max_delta(center);
381*4882a593Smuzhiyun delta = rate - center;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun if (abs(delta) <= max_delta)
384*4882a593Smuzhiyun return si544_set_delta_m(data,
385*4882a593Smuzhiyun si544_calc_delta(delta, max_delta));
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /* Too big for the delta adjustment, need to reprogram */
388*4882a593Smuzhiyun err = si544_calc_muldiv(&settings, rate);
389*4882a593Smuzhiyun if (err)
390*4882a593Smuzhiyun return err;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun err = regmap_read(data->regmap, SI544_REG_OE_STATE, &old_oe_state);
393*4882a593Smuzhiyun if (err)
394*4882a593Smuzhiyun return err;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun si544_enable_output(data, false);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* Allow FCAL for this frequency update */
399*4882a593Smuzhiyun err = regmap_write(data->regmap, SI544_REG_FCAL_OVR, 0);
400*4882a593Smuzhiyun if (err < 0)
401*4882a593Smuzhiyun return err;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun err = si544_set_delta_m(data, settings.delta_m);
404*4882a593Smuzhiyun if (err < 0)
405*4882a593Smuzhiyun return err;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun err = si544_set_muldiv(data, &settings);
408*4882a593Smuzhiyun if (err < 0)
409*4882a593Smuzhiyun return err; /* Undefined state now, best to leave disabled */
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* Trigger calibration */
412*4882a593Smuzhiyun err = regmap_write(data->regmap, SI544_REG_CONTROL,
413*4882a593Smuzhiyun SI544_CONTROL_MS_ICAL2);
414*4882a593Smuzhiyun if (err < 0)
415*4882a593Smuzhiyun return err;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /* Applying a new frequency can take up to 10ms */
418*4882a593Smuzhiyun usleep_range(10000, 12000);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun if (old_oe_state & SI544_OE_STATE_ODC_OE)
421*4882a593Smuzhiyun si544_enable_output(data, true);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun return err;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun static const struct clk_ops si544_clk_ops = {
427*4882a593Smuzhiyun .prepare = si544_prepare,
428*4882a593Smuzhiyun .unprepare = si544_unprepare,
429*4882a593Smuzhiyun .is_prepared = si544_is_prepared,
430*4882a593Smuzhiyun .recalc_rate = si544_recalc_rate,
431*4882a593Smuzhiyun .round_rate = si544_round_rate,
432*4882a593Smuzhiyun .set_rate = si544_set_rate,
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun
si544_regmap_is_volatile(struct device * dev,unsigned int reg)435*4882a593Smuzhiyun static bool si544_regmap_is_volatile(struct device *dev, unsigned int reg)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun switch (reg) {
438*4882a593Smuzhiyun case SI544_REG_CONTROL:
439*4882a593Smuzhiyun case SI544_REG_FCAL_OVR:
440*4882a593Smuzhiyun return true;
441*4882a593Smuzhiyun default:
442*4882a593Smuzhiyun return false;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun static const struct regmap_config si544_regmap_config = {
447*4882a593Smuzhiyun .reg_bits = 8,
448*4882a593Smuzhiyun .val_bits = 8,
449*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
450*4882a593Smuzhiyun .max_register = SI544_REG_PAGE_SELECT,
451*4882a593Smuzhiyun .volatile_reg = si544_regmap_is_volatile,
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun
si544_probe(struct i2c_client * client,const struct i2c_device_id * id)454*4882a593Smuzhiyun static int si544_probe(struct i2c_client *client,
455*4882a593Smuzhiyun const struct i2c_device_id *id)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun struct clk_si544 *data;
458*4882a593Smuzhiyun struct clk_init_data init;
459*4882a593Smuzhiyun int err;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun data = devm_kzalloc(&client->dev, sizeof(*data), GFP_KERNEL);
462*4882a593Smuzhiyun if (!data)
463*4882a593Smuzhiyun return -ENOMEM;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun init.ops = &si544_clk_ops;
466*4882a593Smuzhiyun init.flags = 0;
467*4882a593Smuzhiyun init.num_parents = 0;
468*4882a593Smuzhiyun data->hw.init = &init;
469*4882a593Smuzhiyun data->i2c_client = client;
470*4882a593Smuzhiyun data->speed_grade = id->driver_data;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun if (of_property_read_string(client->dev.of_node, "clock-output-names",
473*4882a593Smuzhiyun &init.name))
474*4882a593Smuzhiyun init.name = client->dev.of_node->name;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun data->regmap = devm_regmap_init_i2c(client, &si544_regmap_config);
477*4882a593Smuzhiyun if (IS_ERR(data->regmap))
478*4882a593Smuzhiyun return PTR_ERR(data->regmap);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun i2c_set_clientdata(client, data);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun /* Select page 0, just to be sure, there appear to be no more */
483*4882a593Smuzhiyun err = regmap_write(data->regmap, SI544_REG_PAGE_SELECT, 0);
484*4882a593Smuzhiyun if (err < 0)
485*4882a593Smuzhiyun return err;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun err = devm_clk_hw_register(&client->dev, &data->hw);
488*4882a593Smuzhiyun if (err) {
489*4882a593Smuzhiyun dev_err(&client->dev, "clock registration failed\n");
490*4882a593Smuzhiyun return err;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun err = devm_of_clk_add_hw_provider(&client->dev, of_clk_hw_simple_get,
493*4882a593Smuzhiyun &data->hw);
494*4882a593Smuzhiyun if (err) {
495*4882a593Smuzhiyun dev_err(&client->dev, "unable to add clk provider\n");
496*4882a593Smuzhiyun return err;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun return 0;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun static const struct i2c_device_id si544_id[] = {
503*4882a593Smuzhiyun { "si544a", si544a },
504*4882a593Smuzhiyun { "si544b", si544b },
505*4882a593Smuzhiyun { "si544c", si544c },
506*4882a593Smuzhiyun { }
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, si544_id);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun static const struct of_device_id clk_si544_of_match[] = {
511*4882a593Smuzhiyun { .compatible = "silabs,si544a" },
512*4882a593Smuzhiyun { .compatible = "silabs,si544b" },
513*4882a593Smuzhiyun { .compatible = "silabs,si544c" },
514*4882a593Smuzhiyun { },
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, clk_si544_of_match);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun static struct i2c_driver si544_driver = {
519*4882a593Smuzhiyun .driver = {
520*4882a593Smuzhiyun .name = "si544",
521*4882a593Smuzhiyun .of_match_table = clk_si544_of_match,
522*4882a593Smuzhiyun },
523*4882a593Smuzhiyun .probe = si544_probe,
524*4882a593Smuzhiyun .id_table = si544_id,
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun module_i2c_driver(si544_driver);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun MODULE_AUTHOR("Mike Looijmans <mike.looijmans@topic.nl>");
529*4882a593Smuzhiyun MODULE_DESCRIPTION("Si544 driver");
530*4882a593Smuzhiyun MODULE_LICENSE("GPL");
531